PEB2255H-V13 Infineon Technologies, PEB2255H-V13 Datasheet - Page 98

IC INTERFACE LINE 80-MQFP

PEB2255H-V13

Manufacturer Part Number
PEB2255H-V13
Description
IC INTERFACE LINE 80-MQFP
Manufacturer
Infineon Technologies
Datasheet

Specifications of PEB2255H-V13

Applications
*
Interface
*
Voltage - Supply
*
Package / Case
80-SQFP
Mounting Type
Surface Mount
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
PEB2255H-V13
PEB2255H-V13IN

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PEB2255H-V13
Manufacturer:
Infineon Technologies
Quantity:
10 000
4.6.3
To perform an effective circuit test a payload loop is implemented. The payload loop
back (FMR2.PLB) loops the data stream from the receiver section back to transmitter
section. The looped data passes the complete receiver including the wander and jitter
compensation in the receive elastic store and were output on pin RDO. Instead of the
data an AIS (FMR2.SAIS) can be sent to the system interface.
The framing bits, CRC4 and Spare bits are not looped, if XSP.TT0 =0. They are
originated by the FALC
data on pins XL1/2 or XDOP/XDON are clocked with SCLKR/RCLK instead of SCLKX.
If XSP.TT0 = 1 the received time slot 0 is sent transparently back to the line interface.
Data on the following pins are ignored: XDI, XSIG, SCLKX, SYPX and XMFS. All the
received data is processed normally.
Figure 28
Note: Returned data is not multiframe synchronous.
Data Sheet
RL1
RL2
XL1
XL2
Payload Loop Back
Payload Loop (E1)
Clock +
Data
Recovery
®
-LH transmitter. If the PLB is enabled the transmitter and the
Trans.
Framer
RCLK
Rec.
Framer
98
Elast.
Store
Elast.
Store
Functional Description E1
AIS-GEN
MUX
FALC-LH V1.3
PEB 2255
ITS09748
RDO
SCLKR
XDI
SCLKX
2000-07

Related parts for PEB2255H-V13