ENC624J600-I/PT Microchip Technology, ENC624J600-I/PT Datasheet - Page 66

IC ETHERNET CTRLR W/SPI 64-TQFP

ENC624J600-I/PT

Manufacturer Part Number
ENC624J600-I/PT
Description
IC ETHERNET CTRLR W/SPI 64-TQFP
Manufacturer
Microchip Technology
Datasheets

Specifications of ENC624J600-I/PT

Package / Case
64-TFQFP
Controller Type
Ethernet Controller
Interface
SPI
Voltage - Supply
3 V ~ 3.6 V
Current - Supply
96mA
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Input Voltage Range (max)
5.5 V
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Operating Supply Voltage
3 V to 3.6 V
Supply Current (max)
117 mA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
AC164132 - BOARD DAUGHTER PICTAIL ETHERNET
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ENC624J600-I/PT
Manufacturer:
Microchip
Quantity:
3 200
Part Number:
ENC624J600-I/PT
Manufacturer:
Microchip Technology
Quantity:
10 000
Company:
Part Number:
ENC624J600-I/PT
Quantity:
4 900
Company:
Part Number:
ENC624J600-I/PT
Quantity:
12 888
ENC424J600/624J600
5.3.6
PSP Mode 6 is also an 8-bit, partially multiplexed mode
that is available on all devices. The parallel interface
consists of 8 multiplexed address and data pins
(AD<7:0>), plus one required high address bit (AD8)
and 6 optional address-only pins (AD<14:9>).
Selecting PSP Mode 6 differs between 44-pin and
64-pin devices, as shown in Figure 5-16. For the 44-pin
ENC424J600, tie PSPCFG0 to V
ENC624J600, tie PSPCFG1 and PSPCFG3 to V
and PSPCFG2 to V
This mode uses a combined Read/Write (R/W) select,
an Enable (EN) strobe and separate Chip Select (CS)
and Address Latch (AL) lines. These four pins allow the
host to select the device, latch an address, select either
a read or write operation, then assert the Enable pin
when a read is requested or the data to be written is
valid. For proper operation, do not assert EN and AL
simultaneously while the ENCX24J600 is selected.
AD<14:8> are used as address inputs only, and are
therefore, always left in a high-impedance state. When
CS, R/W or EN is driven low, the multiplexed AD<7:0>
pins stay in a high-impedance state.
DS39935C-page 64
MODE 6
SS
.
DD
. For the 64-pin
DD
,
To perform a read operation:
1.
2.
3.
4.
5.
6.
The AD<7:0> bus begins driving out indeterminate data
for a brief period, then switches to the correct read data
after the appropriate read access time has elapsed.
When EN is lowered, the multiplexed AD<7:0> pins
return to a high-impedance state.
To perform a write operation:
1.
2.
3.
4.
5.
6.
If a subsequent read or write of the same memory
address is desired, it is possible to restrobe EN without
going through another address latch cycle.
Sample timing diagrams for reading and writing data in
this mode are provided in Figure 5-17 and Figure 5-18,
respectively.
Raise CS (if connected to the host).
Present the address to read from on AD<14:0>.
Strobe AL high and then low.
Set the host controller’s AD<7:0> bus pins as
inputs.
Raise R/W.
Raise the EN strobe.
Raise CS (if connected to the host).
Present the address to write to on AD<14:0>.
Strobe AL.
Lower R/W.
Change the data on AD<7:0> from the lower
address byte to the data to be written.
Strobe EN high, then low.
 2010 Microchip Technology Inc.

Related parts for ENC624J600-I/PT