ENC624J600-I/PT Microchip Technology, ENC624J600-I/PT Datasheet - Page 16

IC ETHERNET CTRLR W/SPI 64-TQFP

ENC624J600-I/PT

Manufacturer Part Number
ENC624J600-I/PT
Description
IC ETHERNET CTRLR W/SPI 64-TQFP
Manufacturer
Microchip Technology
Datasheets

Specifications of ENC624J600-I/PT

Package / Case
64-TFQFP
Controller Type
Ethernet Controller
Interface
SPI
Voltage - Supply
3 V ~ 3.6 V
Current - Supply
96mA
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Input Voltage Range (max)
5.5 V
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Operating Supply Voltage
3 V to 3.6 V
Supply Current (max)
117 mA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
AC164132 - BOARD DAUGHTER PICTAIL ETHERNET
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ENC624J600-I/PT
Manufacturer:
Microchip
Quantity:
3 200
Part Number:
ENC624J600-I/PT
Manufacturer:
Microchip Technology
Quantity:
10 000
Company:
Part Number:
ENC624J600-I/PT
Quantity:
4 900
Company:
Part Number:
ENC624J600-I/PT
Quantity:
12 888
ENC424J600/624J600
2.7.1
When enabled, the SPI interface is implemented with
four pins:
• CS
• SO
• SI
• SCK
All four of these pins must be connected to use the SPI
interface.
The CS, SI and SCK input pins are 5V tolerant. The SO
pin is also 5V tolerant when in a high-impedance state.
SO is always high-impedance when CS is connected to
logic high (i.e., chip not selected).
When the SPI interface is enabled, all PSP interface
pins
ENC624J600 devices) are unused. They are placed in
a high-impedance state and their input buffers are dis-
abled. For best ESD performance, it is recommended
that the unused PSP pins be tied to either V
However, these pins may be left floating if it is desirable
for board level layout and routing reasons.
When using an ENC624J600 device in SPI mode, it is
recommended that the PSPCFG2 and PSPCFG3 pins
be tied to either V
be left floating. The particular state used is unimportant.
2.7.2
Depending on the particular device, the PSP interface
is implemented with up to 34 pins. The interface is
highly configurable to accommodate many different
TABLE 2-1:
DS39935C-page 14
PSP Mode 5
PSP Mode 6
PSP Mode 1
PSP Mode 2
PSP Mode 3
PSP Mode 4
PSP Mode 5
PSP Mode 6
PSP Mode 9
PSP Mode 10
Legend: x = don’t care, 0 = logic low (tied to V
Interface
Mode
(except
SPI
PSP
INT/SPISEL
PSPCFG2
SS
Pull Down
Pull Down
Pull Down
Pull Down
Pull Down
Pull Down
Pull Down
Pull Down
Pull Down
Pull Down
PSP MODE SELECTION FOR ENC424J600/624J600 DEVICES
or any logic high voltage, and not
and
0
1
0
PSPCFG3
1
x
x
x
x
0
1
0
1
PSPCFG
SS
2
0
0
1
1
0
0
1
1
or V
SS
3
0
0
0
0
1
1
1
1
DD
), 1 = logic high (tied to V
on
.
44-Pin
64-Pin
0
1
0
1
x
x
x
x
4
parallel interfaces; not all available pins are used in
every configuration. Up to 8 different operating modes
are available. These are explained in detail in
Section 5.0 “Parallel Slave Port Interface (PSP)”.
The PSPCFG pins control which parallel interface
mode is used. The values on these pins are latched
upon device power-up in the same manner as the
SPISEL pin. The combinations of V
ages on the different PSPCFG mode pins determine
the PSP mode according to Table 2-1.
On ENC424J600 devices, only PSP Modes 5 and 6
(8-bit width, multiplexed data and address) are
available. The mode is selected by applying V
V
On ENC624J600 devices, all eight PSP modes are
available and are selected by connecting the
PSPCFG<4:1> pins directly to V
mode selection is encoded such that the multiplexed
pin functions, AD14 (on PSPCFG1) and SCK/AL (on
PSPCFG4), are used only in the “don’t care” positions.
Therefore, pull-up/pull-down resistors are not required
for these pins.
All PSP pins, except for AD<15:0>, are inputs to the
ENC624J600 family device and are 5V tolerant. The
AD<15:0> pins are bidirectional I/Os and are 5V
tolerant in Input mode. The pins are always inputs
when the CS signal is low (chip not selected).
Any unused PSP pins are placed in a high-impedance
state. However, it is recommended that they be tied to
either Vss or a logic high voltage and not be left floating.
DD
CS, RW, B0SEL, B1SEL, A<13:0>, AD<15:0>
, respectively, to PSPCFG0.
CS, RD, WRL, WRH, A<13:0>, AD<15:0>
AL, CS, RW, B0SEL, B1SEL, AD<15:0>
AL, CS, RD, WRL, WRH, AD<15:0>
CS, RD, WR, A14:A0, AD<7:0>
CS, RW, EN, A14:A0, AD<7:0>
AL, CS, RD, WR, AD<14:0>
AL, CS, RW, EN, AD<14:0>
AL, CS, RD, WR, AD<14:0>
AL, CS, RW, EN, AD<14:0>
DD
), — = pin not present
Pins Used
 2010 Microchip Technology Inc.
DD
DD
or ground. The
and V
SS
SS
volt-
or

Related parts for ENC624J600-I/PT