MC68030RC20C Freescale Semiconductor, MC68030RC20C Datasheet - Page 310

no-image

MC68030RC20C

Manufacturer Part Number
MC68030RC20C
Description
IC MPU 32BIT ENHANCED 128-PGA
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MC68030RC20C

Processor Type
M680x0 32-Bit
Speed
20MHz
Voltage
5V
Mounting Type
Surface Mount
Package / Case
128-PGA
Family Name
M68000
Device Core
ColdFire
Device Core Size
32b
Frequency (max)
20MHz
Instruction Set Architecture
RISC
Supply Voltage 1 (typ)
5V
Operating Supply Voltage (max)
5.25V
Operating Supply Voltage (min)
4.75V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Through Hole
Pin Count
128
Package Type
PGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68030RC20C-1F91C
Manufacturer:
ON/安森美
Quantity:
20 000
MOTOROLA
the index into the lowest level of the tree structure. The tables selected by
the index at this level are page tables; every descriptor in these tables is (or
The page size (PS) field of the TC register specifies the page size for the
system. The number of pages in the system is equal to the logical address
space divided by the page size. The maximum number of pages that can be
defined by a translation tree is greater than 16 million (232/28). The minimum
defining as many as seven regions of the above size (FC=0-6). The entire
tation of large translation tables.
The use of a tree structure with as many as five levels of tables provides
code bits. In this case, the pointer table at this level contains eight descriptors.
The next level of the structure (or the top level when the FCL bit of the TC
address (disregarding the number of bits specified by the IS field). The num-
the TC register. If, for example, the TIA field contains the value 5, the index
for this level contains five bits, and the pointer table at this level contains at
Similarly, the TIB, TIC, and TID fields of the TC register define the indexes
for lower levels of the translation table tree. When one of these fields contains
zero, the remaining Tlx fields
number is 4 (217/215). The function code can also be used in the table lookup,
range of the logical address space(s) can be defined by translation tables of
many sizes. The MC68030 provides flexibility that simplifies the implemen-
granularity in translation table design. The LIMIT field of the root pointer can
limit the value of the first index and limits the actual number of descriptors
required. Optionally, the top level of the structure can be indexed by function
register is set to zero) is indexed by the most significant bits of the logical
ber of logical address bits used for this index is specified by the TIA field of
most 32 descriptors.
represents) a page descriptor. Figure 9-6 shows how the TIx fields of the TC
register apply to a function code and logical address.
F-q
2
0
31
,s
I
Figure 9-6. Derivation of Table Index Fields
I +T,A
A
MC68030 USER'S MANUAL
a r e
+TIB
8
LOGICAL ADDRESS
ignored; the last nonzero Tlx field defines
i
+,,C I +T0 I
O
D
OFFSET
PS
J
9-9
¸¸¸9¸

Related parts for MC68030RC20C