MC9S12XDT512MAA Freescale, MC9S12XDT512MAA Datasheet - Page 152

no-image

MC9S12XDT512MAA

Manufacturer Part Number
MC9S12XDT512MAA
Description
Manufacturer
Freescale
Datasheet

Specifications of MC9S12XDT512MAA

Cpu Family
HCS12
Device Core Size
16b
Frequency (max)
40MHz
Interface Type
CAN/I2C/SCI/SPI
Total Internal Ram Size
32KB
# I/os (max)
59
Number Of Timers - General Purpose
12
Operating Supply Voltage (typ)
2.5/5V
Operating Supply Voltage (max)
2.75/5.5V
Operating Supply Voltage (min)
2.35/3.15V
On-chip Adc
8-chx10-bit
Instruction Set Architecture
CISC
Operating Temp Range
-40C to 125C
Operating Temperature Classification
Automotive
Mounting
Surface Mount
Pin Count
80
Package Type
PQFP
Program Memory Type
Flash
Program Memory Size
512KB
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC9S12XDT512MAA
Manufacturer:
FREESCALE
Quantity:
2 546
Part Number:
MC9S12XDT512MAA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC9S12XDT512MAA
Manufacturer:
FREESCALE
Quantity:
2 546
Chapter 4 Analog-to-Digital Converter (ATD10B16CV4) Block Description
4.3.2.16.2
4.4
The ATD10B16C is structured in an analog and a digital sub-block.
4.4.1
The analog sub-block contains all analog electronics required to perform a single conversion. Separate
power supplies V
4.4.1.1
The sample and hold (S/H) machine accepts analog signals from the external world and stores them as
capacitor charge on a storage node.
The sample process uses a two stage approach. During the first stage, the sample amplifier is used to
quickly charge the storage node.The second stage connects the input directly to the storage node to
complete the sample for high accuracy.
When not sampling, the sample and hold machine disables its own clocks. The analog electronics continue
drawing their quiescent current. The power down (ADPU) bit must be set to disable both the digital clocks
and the analog power consumption.
The input analog signals are unipolar and must fall within the potential range of V
152
R (10-BIT)
R (10-BIT)
R (8-BIT)
R (8-BIT)
Reset
Reset
W
Figure 4-20. Right Justified, ATD Conversion Result Register x, High Byte (ATDDRxH)
W
Figure 4-21. Right Justified, ATD Conversion Result Register x, Low Byte (ATDDRxL)
Functional Description
Analog Sub-block
BIT 7 MSB
Sample and Hold Machine
Right Justified Result Data
BIT 7
0
0
0
0
7
7
DDA
and V
= Unimplemented or Reserved
= Unimplemented or Reserved
BIT 6
BIT 6
SSA
0
0
0
0
6
6
allow to isolate noise of other MCU circuitry from the analog sub-block.
MC9S12XDP512 Data Sheet, Rev. 2.21
BIT 5
BIT 5
0
0
0
0
5
5
BIT 4
BIT 4
0
0
0
0
4
4
BIT 3
BIT 3
3
0
0
0
3
0
BIT 2
BIT 2
0
0
0
0
2
2
SSA
BIT 9 MSB
Freescale Semiconductor
BIT 1
BIT 1
to VDDA.
0
0
0
1
1
BIT 8
BIT 0
BIT 0
0
0
0
0
0

Related parts for MC9S12XDT512MAA