MC9S12XDT512MAA Freescale, MC9S12XDT512MAA Datasheet - Page 1042

no-image

MC9S12XDT512MAA

Manufacturer Part Number
MC9S12XDT512MAA
Description
Manufacturer
Freescale
Datasheet

Specifications of MC9S12XDT512MAA

Cpu Family
HCS12
Device Core Size
16b
Frequency (max)
40MHz
Interface Type
CAN/I2C/SCI/SPI
Total Internal Ram Size
32KB
# I/os (max)
59
Number Of Timers - General Purpose
12
Operating Supply Voltage (typ)
2.5/5V
Operating Supply Voltage (max)
2.75/5.5V
Operating Supply Voltage (min)
2.35/3.15V
On-chip Adc
8-chx10-bit
Instruction Set Architecture
CISC
Operating Temp Range
-40C to 125C
Operating Temperature Classification
Automotive
Mounting
Surface Mount
Pin Count
80
Package Type
PQFP
Program Memory Type
Flash
Program Memory Size
512KB
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC9S12XDT512MAA
Manufacturer:
FREESCALE
Quantity:
2 546
Part Number:
MC9S12XDT512MAA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC9S12XDT512MAA
Manufacturer:
FREESCALE
Quantity:
2 546
Chapter 25 2 Kbyte EEPROM Module (S12XEETX2KV1)
25.3.2.1
The ECLKDIV register is used to control timed events in program and erase algorithms.
All bits in the ECLKDIV register are readable, bits 6–0 are write once and bit 7 is not writable.
25.3.2.2
This register is reserved for factory testing and is not accessible.
All bits read 0 and are not writable.
25.3.2.3
This register is reserved for factory testing and is not accessible.
1044
EDIV[5:0]
EDIVLD
PRDIV8
Reset
Reset
Field
5:0
7
6
W
W
R
R
EDIVLD
Clock Divider Loaded
0 Register has not been written.
1 Register has been written to since the last reset.
0 The oscillator clock is directly fed into the ECLKDIV divider.
1 Enables a Prescalar by 8, to divide the oscillator clock before feeding into the clock divider.
Clock Divider Bits — The combination of PRDIV8 and EDIV[5:0] effectively divides the EEPROM module input
oscillator clock down to a frequency of 150 kHz – 200 kHz. The maximum divide ratio is 512. Please refer to
Section 25.4.1.1, “Writing the ECLKDIV Register”
Enable Prescalar by 8
EEPROM Clock Divider Register (ECLKDIV)
RESERVED1
RESERVED2
0
0
0
7
7
= Unimplemented or Reserved
= Unimplemented or Reserved
PRDIV8
Figure 25-4. EEPROM Clock Divider Register (ECLKDIV)
0
0
0
6
6
Table 25-2. ECLKDIV Field Descriptions
MC9S12XDP512 Data Sheet, Rev. 2.21
EDIV5
0
0
0
5
5
Figure 25-5. RESERVED1
EDIV4
0
0
0
4
4
Description
for more information.
EDIV3
0
0
0
3
3
EDIV2
0
0
0
2
2
Freescale Semiconductor
EDIV1
0
0
0
1
1
EDIV0
0
0
0
0
0

Related parts for MC9S12XDT512MAA