XC5VLX220-1FF1760I Xilinx Inc, XC5VLX220-1FF1760I Datasheet - Page 326

FPGA Virtex®-5 Family 221184 Cells 65nm (CMOS) Technology 1V 1760-Pin FCBGA

XC5VLX220-1FF1760I

Manufacturer Part Number
XC5VLX220-1FF1760I
Description
FPGA Virtex®-5 Family 221184 Cells 65nm (CMOS) Technology 1V 1760-Pin FCBGA
Manufacturer
Xilinx Inc
Series
Virtex™-5 LXr

Specifications of XC5VLX220-1FF1760I

Package
1760FCBGA
Family Name
Virtex®-5
Device Logic Units
221184
Typical Operating Supply Voltage
1 V
Maximum Number Of User I/os
800
Ram Bits
7077888
Number Of Logic Elements/cells
221184
Number Of Labs/clbs
17280
Total Ram Bits
7077888
Number Of I /o
800
Voltage - Supply
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1760-BBGA, FCBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
For Use With
HW-AFX-FF1760-500-G - BOARD DEV VIRTEX 5 FF1760
Number Of Gates
-
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC5VLX220-1FF1760I
Manufacturer:
Xilinx Inc
Quantity:
10 000
Chapter 7: SelectIO Logic Resources
Table 7-6: IODELAY Configurations Supported
326
IDELAY
ODELAY
Bidirectional
Delay
IODELAY
Mode
IODELAY Primitive
O (when T = 0) ODATAIN OLOGIC/OSERDES OBUF
I (when T = 1)
Direction of
IODELAY
O
I
Figure 7-6
Figure 7-8
X-Ref Target - Figure 7-8
Table 7-7
Table 7-7: IODELAY Primitive Ports
DATAOUT
ODATAIN
IDATAIN
Variable IDELAY (IDELAY_TYPE = VARIABLE) and fixed ODELAY mode
In this mode, only the IDELAY value can be dynamically changed after configuration
by manipulating the control signals CE and INC. The logic level of the T pin in the
IODELAY primitive dynamically determines if the block is in IDELAY or ODELAY
mode. When used in this mode, the IDELAYCTRL primitive must be instantiated. See
IDELAYCTRL Usage and Design Guidelines
Name
Port
Used in the
ODATAIN OLOGIC/OSERDES OBUF
Input Pin
IODELAY
IDATAIN
IDATAIN
Element
DATAIN
lists the available ports in the IODELAY primitive. All ports are 1-bit wide.
lists the supported IODELAY configurations.
shows the IODELAY primitive.
Direction
IBUF
Fabric
IBUF
Output
Input
Input
ODATAIN
IDATAIN
DATAIN
Source
RST
INC
www.xilinx.com
CE
C
T
Figure 7-8: IODELAY Primitive
Delayed data from one of three data input ports (IDATAIN,
ODATAIN, DATAIN)
Data input for IODELAY from the IOB.
Data input for IODELAY from the OSERDES/OLOGIC
ILOGIC/ISERDES/Fabric Default/Fixed/Variable
ILOGIC/ISERDES/Fabric Fixed/Variable
IODELAY
Destination
for more details.
Function
ug190_7_08_041106
DATAOUT
Virtex-5 FPGA User Guide
UG190 (v5.3) May 17, 2010
Supported Delay Modes
Fixed/Variable
Fixed
Fixed

Related parts for XC5VLX220-1FF1760I