XC5VLX220-1FF1760I Xilinx Inc, XC5VLX220-1FF1760I Datasheet - Page 208

FPGA Virtex®-5 Family 221184 Cells 65nm (CMOS) Technology 1V 1760-Pin FCBGA

XC5VLX220-1FF1760I

Manufacturer Part Number
XC5VLX220-1FF1760I
Description
FPGA Virtex®-5 Family 221184 Cells 65nm (CMOS) Technology 1V 1760-Pin FCBGA
Manufacturer
Xilinx Inc
Series
Virtex™-5 LXr

Specifications of XC5VLX220-1FF1760I

Package
1760FCBGA
Family Name
Virtex®-5
Device Logic Units
221184
Typical Operating Supply Voltage
1 V
Maximum Number Of User I/os
800
Ram Bits
7077888
Number Of Logic Elements/cells
221184
Number Of Labs/clbs
17280
Total Ram Bits
7077888
Number Of I /o
800
Voltage - Supply
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1760-BBGA, FCBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
For Use With
HW-AFX-FF1760-500-G - BOARD DEV VIRTEX 5 FF1760
Number Of Gates
-
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC5VLX220-1FF1760I
Manufacturer:
Xilinx Inc
Quantity:
10 000
Chapter 5: Configurable Logic Blocks (CLBs)
Table 5-9: Slice SRL Timing Parameters
208
Sequential Delays for a Slice LUT Configured as an SRL
Setup and Hold Times for a Slice LUT Configured SRL
Notes:
1. This parameter includes a LUT configured as a two-bit shift register.
2. T
3. Parameter includes AI/BI/CI/DI configured as a data input (DI2) or two bits with a common shift.
T
T
T
T
T
REG
REG_MUX
REG_M31
WS
DS
XXCK
/T
/T
(1)
DH
WH
= Setup Time (before clock edge), and T
(3)
(1)
Parameter
Slice SRL Timing Parameters
Slice SRL Timing Characteristics
Table 5-9
Figure
Figure 5-30
Virtex-5 FPGA slice (a LUT configured as an SRL).
X-Ref Target - Figure 5-30
(MC31/DMUX)
Write Enable
Shift_In (DI)
(A/B/C/D)
(A/B/C/D)
Data Out
Address
5-29.
(WE)
MSB
CLK
shows the SLICEM SRL timing parameters for a majority of the paths in
CLK to A/B/C/D outputs
CLK to AMUX - DMUX output Time after the CLK of a write operation that the
CLK to DMUX output via
MC31 output
CE input (WE)
AX/BX/CX/DX configured as
data input (DI)
illustrates the timing characteristics of a 16-bit shift register implemented in a
X
X
CKXX
1
Figure 5-30: Slice SRL Timing Characteristics
Function
0
= Hold Time (after clock edge).
T
T
T
WS
DS
T
www.xilinx.com
REG
REG
0
X
0
2
(2)
1
X
1
3
Time after the CLK of a write operation that the
data written to the SRL is stable on the A/B/C/D
outputs of the slice.
data written to the SRL is stable on the DMUX
output of the slice.
Time after the CLK of a write operation that the
data written to the SRL is stable on the DMUX
output via MC31 output.
Time before/after the clock that the write enable
signal must be stable at the WE input of the slice
LUT (configured as an SRL).
Time before the clock that the data must be stable
at the AX/BX/CX/DX input of the slice
(configured as an SRL).
1
1
T
X
ILO
0
4
0
2
X
1
Description
5
1
Virtex-5 FPGA User Guide
UG190 (v5.3) May 17, 2010
T
1
ILO
X
0
6
1
0
1
X
ug190_5_30_050506
32
0

Related parts for XC5VLX220-1FF1760I