HD6417034AFI20 Renesas Electronics America, HD6417034AFI20 Datasheet - Page 303

IC SUPERH MPU ROMLESS 112QFP

HD6417034AFI20

Manufacturer Part Number
HD6417034AFI20
Description
IC SUPERH MPU ROMLESS 112QFP
Manufacturer
Renesas Electronics America
Series
SuperH® SH7030r
Datasheet

Specifications of HD6417034AFI20

Core Processor
SH-1
Core Size
32-Bit
Speed
20MHz
Connectivity
EBI/EMI, SCI
Peripherals
DMA, POR, PWM, WDT
Number Of I /o
32
Program Memory Type
ROMless
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
112-QFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Program Memory Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6417034AFI20
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD6417034AFI20V
Manufacturer:
Renesas Electronics America
Quantity:
10 000
10.4.6
In complementary PWM mode, three pairs of complementary, non-overlapping, positive and
negative PWM waveforms can be obtained using channels 3 and 4. In complementary PWM
mode, the TIOCA3, TIOCB3, TIOCA4, TOCXA4, TIOCB4, and TOCXB4 pins become PWM
output pins and TCNT3 and TCNT4 become up-counters. Table 10.14 shows the PWM output
pins used and table 10.15 shows the settings of the registers used.
Table 10.14 Output Pins for Complementary PWM Mode
Channel
3
4
Table 10.15 Register Settings for Complementary PWM Mode
Register Setting
TCNT3
TCNT4
GRA3
GRB3
GRA4
GRB4
Procedure for Selecting Complementary PWM Mode (Figure 10.33):
1. Clear the STR3 and STR4 bits in TSTR to halt the timer counters. Complementary PWM
2. Set bits TPSC2–TPSC0 in TCR to select the same counter clock source for channels 3 and 4. If
mode must be set while TCNT3 and TCNT4 are halted.
an external clock source is selected, select the external clock edge with bits CKEG1 and
CKEG0 in TCR. Do not select any counter clear source with bits CCLR1 and CCLR0 in TCR.
Complementary PWM Mode
Initial setting of non-overlap cycle (difference with TCNT4)
Initial setting of H'0000
Sets upper limit of TCNT3–1
Sets the turning point for PWM waveform output by the TIOCA3 and TIOCB3 pins
Sets the turning point for PWM waveform output by the TIOCA4 and TOCXA4 pins
Sets the turning point for PWM waveform output by the TIOCB4 and TOCXB4 pins
Output Pin
TIOCA3
TIOCB3
TIOCA4
TOCXA4
TIOCB4
TOCXB4
PWM output 1
PWM output 1' (non-overlapping negative-phase waveform
of PWM output 1)
PWM output 2
PWM output 2' (non-overlapping negative-phase waveform
of PWM output 2)
PWM output 3
PWM output 3' (non-overlapping negative-phase waveform
of PWM output 3)
Description
Section 10 16-Bit Integrated Timer Pulse Unit (ITU)
Rev. 7.00 Jan 31, 2006 page 275 of 658
REJ09B0272-0700

Related parts for HD6417034AFI20