MSC8103 Freescale Semiconductor / Motorola, MSC8103 Datasheet - Page 39

no-image

MSC8103

Manufacturer Part Number
MSC8103
Description
Network Digital Signal Processor
Manufacturer
Freescale Semiconductor / Motorola
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MSC81035M
Manufacturer:
ASI
Quantity:
20 000
Part Number:
MSC81035MP
Manufacturer:
ASI
Quantity:
20 000
Part Number:
MSC8103M1100F
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MSC8103M1100F
Manufacturer:
MOTOROLA/摩托罗拉
Quantity:
20 000
Part Number:
MSC8103M1200F
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MSC8103VT1100F
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MSC8103VT1200F
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Freescale Semiconductor
Purpose I/O
General-
PD17
PD16
PD7
BRG2O
FCC1: RXPRTY
UTOPIA
SPI: SPIMOSI
FCC1: TXPRTY
UTOPIA
SPI: SPIMISO
SMC1: SMSYN
FCC1: TXADDR3
UTOPIA master
FCC1: TXADDR3
UTOPIA slave
FCC1: TXCLAV2
UTOPIA multi-PHY master, direct
polling
Peripheral Controller:
Name
Dedicated I/O
Protocol
MSC8103 Network Digital Signal Processor, Rev. 12
Table 1-10.
Input/ Output
Input/ Output
Dedicated
Direction
I/O Data
Output
Output
Output
Input
Input
Input
Input
Port D Signals (Continued)
Baud Rate Generator 2 Output
The CPM supports up to 8 BRGs for use internally to the MSC8103
and/or to provide an output to one of the 8 BRG pins.
FCC1: UTOPIA Receive Parity
This is the odd parity bit for RXD[0–7].
SPI: Master Output Slave Input
The SPI interface comprises our signals: master out slave in (SPIMOSI),
master in slave out (SPIMISO), clock (SPICLK) and select (SPISEL).
The SPI can be configured as a slave or master in single- or multiple-
master environments. When the SPI is a slave, SPICLK is the clock
input that shifts received data in from SPIMOSI and transmitted data out
through SPIMISO.
FCC1: UTOPIA Transmit Parity
This is the odd parity bit for TXD[0–7].
SPI: Master Input Slave Output
The SPI interface comprises four signals: master out slave in
(SPIMOSI), master in slave out (SPIMISO), clock (SPICLK), and select
(SPISEL). The SPI can be configured as a slave or master in single- or
multiple-master environments. When the SPI is a slave, SPICLK is the
clock input that shifts received data in from SPIMOSI and transmitted
data out through SPIMISO.
SMC1: Serial Management Synchronization
The SMC interface consists of SMTXD, SMRXD, SMSYN and a clock.
Not all signals are used for all applications. SMCs are full-duplex ports
that support three protocols or modes: UART, transparent or general-
circuit interface (GCI).
FCC1: UTOPIA Master Transmit Address Bit 3
This is master transmit address bit 3.
FCC1: UTOPIA Slave Transmit Address Bit 3
This is slave transmit address bit 3.
FCC1: UTOPIA Multi-PHY Master Transmit Cell Available 2 Direct
Polling
Asserted by an external UTOPIA slave PHY to indicate that it can accept
one complete ATM cell.
Description
CPM Ports
1-35

Related parts for MSC8103