W971GG6JB-25 Winbond Electronics, W971GG6JB-25 Datasheet - Page 22

no-image

W971GG6JB-25

Manufacturer Part Number
W971GG6JB-25
Description
IC DDR2-800 SDRAM 1GB 84-WBGA
Manufacturer
Winbond Electronics
Datasheet

Specifications of W971GG6JB-25

Format - Memory
RAM
Memory Type
DDR2 SDRAM
Memory Size
1G (64M x 16)
Speed
2.5ns
Interface
Parallel
Voltage - Supply
1.7 V ~ 1.9 V
Operating Temperature
0°C ~ 85°C
Package / Case
84-WBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
Q5804012

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
W971GG6JB-25
Manufacturer:
Winbond
Quantity:
9 560
Part Number:
W971GG6JB-25
Manufacturer:
WINBOND/华邦
Quantity:
20 000
Part Number:
W971GG6JB-25
0
Part Number:
W971GG6JB-25I
Manufacturer:
SIEMENS
Quantity:
24
The procedure for exiting Self Refresh requires a sequence of commands. First, the clock must be
stable prior to CKE going back HIGH. Once Self Refresh Exit is registered, a delay of at least t
must be satisfied before a valid command can be issued to the device to allow for any internal refresh
in progress. CKE must remain HIGH for the entire Self Refresh exit period t
except for self refresh re-entry.
Upon exit from Self Refresh, the DDR2 SDRAM can be put back into Self Refresh mode after waiting
at least t
commands must be registered on each positive clock edge during the Self Refresh exit interval t
ODT should be turned off during t
The use of Self Refresh mode introduces the possibility that an internally timed refresh event can be
missed when CKE is raised for exit from Self Refresh mode. Upon exit from Self Refresh, the DDR2
SDRAM requires a minimum of one extra auto refresh command before it is put back into Self Refresh
mode.
7.3.9
( CS ="L", RAS ="L", CAS ="L", WE ="H", CKE="H", BA0, BA1, BA2, A0 to A12=Don‟t Care)
Refresh is used during normal operation of the DDR2 SDRAM. This command is non persistent, so it
must be issued each time a refresh is required.
The refresh addressing is generated by the internal refresh controller. This makes the address bits
“Don‟t Care” during an Auto Refresh command. The DDR2 SDRAM requires Auto Refresh cycles at
an average periodic interval of
When the refresh cycle has completed, all banks of the DDR2 SDRAM will be in the precharged (idle)
state. A delay between the auto refresh command (REF) and the next activate command or
subsequent auto refresh command must be greater than or equal to the auto refresh cycle time (t
To allow for improved efficiency in scheduling and switching between tasks, some flexibility in the
absolute refresh interval is provided. A maximum of eight Refresh commands can be posted to any
given DDR2 SDRAM, meaning that the maximum absolute interval between any Refresh command
and the next Refresh command is 9 x t
Refresh Command
CLK/CLK
CKE
CMD
XSNR
Precharge
period and issuing one refresh command (refresh period of t
T0
"HIGH"
T1
NOP
≥ t
RP
t
REFI (max.)
XSRD
T2
NOP
Figure 13 – Refresh command
.
REFI
.
T3
.
REF
≥ t
RFC
- 22 -
Tm
REF
Publication Release Date: Mar. 28, 2011
≥ t
RFC
XSRD
RFC
Tn
W971GG6JB
NOP
for proper operation
). NOP or Deselect
Tn + 1
ANY
Revision A07
XSNR
RFC
XSNR
).
.

Related parts for W971GG6JB-25