W971GG6JB-25 Winbond Electronics, W971GG6JB-25 Datasheet - Page 21

no-image

W971GG6JB-25

Manufacturer Part Number
W971GG6JB-25
Description
IC DDR2-800 SDRAM 1GB 84-WBGA
Manufacturer
Winbond Electronics
Datasheet

Specifications of W971GG6JB-25

Format - Memory
RAM
Memory Type
DDR2 SDRAM
Memory Size
1G (64M x 16)
Speed
2.5ns
Interface
Parallel
Voltage - Supply
1.7 V ~ 1.9 V
Operating Temperature
0°C ~ 85°C
Package / Case
84-WBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
Q5804012

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
W971GG6JB-25
Manufacturer:
Winbond
Quantity:
9 560
Part Number:
W971GG6JB-25
Manufacturer:
WINBOND/华邦
Quantity:
20 000
Part Number:
W971GG6JB-25
0
Part Number:
W971GG6JB-25I
Manufacturer:
SIEMENS
Quantity:
24
7.3.2
( CS ="L", RAS ="H", CAS ="L", WE ="H", BA0, BA1, BA2=Bank, A10="L", A0 to A9=Column Address)
The READ command is used to initiate a burst read access to an active row. The value on BA0,
BA2 inputs selects the bank, and the A0 to A9 address inputs determine the starting column address.
The address input A10 determines whether or not Auto-precharge is used. If Auto-precharge is
selected, the row being accessed will be precharged at the end of the READ burst; if Auto-precharge
is not selected, the row will remain open for subsequent accesses.
7.3.3
( CS ="L", RAS ="H", CAS ="L", WE ="L", BA0, BA1, BA2=Bank, A10="L", A0 to A9=Column Address)
The WRITE command is used to initiate a burst write access to an active row. The value on BA0, BA1,
BA2 inputs selects the bank, and the A0 to A9 address inputs determine the starting column address.
The address input A10 determines whether or not Auto-precharge is used. If Auto-precharge is
selected, the row being accessed will be precharged at the end of the WRITE burst; if Auto-precharge
is not selected, the row will remain open for subsequent accesses.
7.3.4
( CS ="L", RAS ="H", CAS ="L", WE ="H", BA0, BA1, BA2=Bank, A10="H", A0 to A9=Column Address)
If A10 is HIGH when a Read Command is issued, the Read with Auto-precharge function is engaged.
The DDR2 SDRAM starts an Auto-precharge operation on the rising edge which is (AL + BL/2) cycles
later than the read with AP command if t
7.3.5
( CS ="L", RAS ="H", CAS ="L", WE ="L", BA0, BA1, BA2=Bank, A10="H", A0 to A9=Column Address)
If A10 is HIGH when a Write Command is issued, the Write with Auto-precharge function is engaged.
The DDR2 SDRAM automatically begins precharge operation after the completion of the burst write
plus write recovery time (WR) programmed in the mode register.
7.3.6
( CS ="L", RAS ="L", CAS ="H", WE ="L", BA0, BA1, BA2=Don‟t Care, A10="H", A0 to A9 and A11 to
A12=Don‟t Care)
The Precharge All command precharge all banks simultaneously. Then all banks are switched to the
idle state.
7.3.7
( CS ="L", RAS ="L", CAS ="L", WE ="H", CKE="L", BA0, BA1, BA2, A0 to A12=Don‟t Care)
The Self Refresh command can be used to retain data, even if the rest of the system is powered
down. When in the Self Refresh mode, the DDR2 SDRAM retains data without external clocking. The
DDR2 SDRAM device has a built-in timer to accommodate Self Refresh operation. ODT must be
turned off before issuing Self Refresh command, by either driving ODT pin LOW or using an EMRS
command. Once the command is registered, CKE must be held LOW to keep the device in Self
Refresh mode. The DLL is automatically disabled upon entering Self Refresh and is automatically
enabled upon exiting Self Refresh. When the DDR2 SDRAM has entered Self Refresh mode, all of the
external signals except CKE, are “Don‟t Care”.
The clock is internally disabled during self refresh operation to save power. The user may change the
external clock frequency or halt the external clock one clock after Self Refresh entry is registered;
however, the clock must be restarted and stable before the device can exit self refresh operation.
7.3.8
(CKE="H", CS ="H" or CKE="H", CS ="L", RAS ="H", CAS ="H", WE ="H", BA0, BA1, BA2, A0 to
A12=Don‟t Care)
Read Command
Write Command
Burst Read with Auto-precharge Command
Burst Write with Auto-precharge Command
Precharge All Command
Self Refresh Entry Command
Self Refresh Exit Command
RAS(
min) and t
- 21 -
RTP
(min) are satisfied.
Publication Release Date: Mar. 28, 2011
W971GG6JB
Revision A07
BA1,

Related parts for W971GG6JB-25