AT83C51SND1C_03 ATMEL [ATMEL Corporation], AT83C51SND1C_03 Datasheet - Page 26

no-image

AT83C51SND1C_03

Manufacturer Part Number
AT83C51SND1C_03
Description
Single-Chip Flash Microcontroller with MP3 Decoder and Human Interface
Manufacturer
ATMEL [ATMEL Corporation]
Datasheet
External Bus Cycles
26
AT8xC51SND1C
CPU Clock
This section describes the bus cycles the AT8xC51SND1C executes to read (see
Figure 18), and write data (see Figure 19) in the external data memory.
External memory cycle takes 6 CPU clock periods. This is equivalent to 12 oscillator
clock period in standard mode or 6 oscillator clock periods in X2 mode. For further infor-
mation on X2 mode, refer to the Section “X2 Feature”, page 12.
Slow peripherals can be accessed by stretching the read and write cycles. This is done
using the M0 bit in AUXR register. Setting this bit changes the width of the RD and WR
signals from 3 to 15 CPU clock periods.
For simplicity, Figure 18 and Figure 19 depict the bus cycle waveforms in idealized form
and do not provide precise timing information. For bus cycle timing parameters refer to
the Section “AC Characteristics”.
Figure 18. External Data Read Waveforms
Notes:
Figure 19. External Data Write Waveforms
Notes:
CPU Clock
RD
ALE
WR
P0
P2
ALE
(1)
1.
2. When executing MOVX @Ri instruction, P2 outputs SFR content.
3. When executing MOVX @DPTR instruction, if DPHDIS is set (Page Access Mode),
P0
P2
1.
2. When executing MOVX @Ri instruction, P2 outputs SFR content.
3. When executing MOVX @DPTR instruction, if DPHDIS is set (Page Access Mode),
(1)
RD
P2 outputs SFR content instead of DPH.
WR
P2 outputs SFR content instead of DPH.
P2
signal may be stretched using M0 bit in AUXR register.
signal may be stretched using M0 bit in AUXR register.
P2
DPL or Ri
DPL or Ri
DPH or P2
DPH or P2
(2),(3)
(2),(3)
D7:0
D7:0
4109E–8051–06/03

Related parts for AT83C51SND1C_03