AT83C51SND1C_03 ATMEL [ATMEL Corporation], AT83C51SND1C_03 Datasheet - Page 171

no-image

AT83C51SND1C_03

Manufacturer Part Number
AT83C51SND1C_03
Description
Single-Chip Flash Microcontroller with MP3 Decoder and Human Interface
Manufacturer
ATMEL [ATMEL Corporation]
Datasheet
Table 140. Status for Slave Transmitter Mode
Table 141. Status for Miscellaneous States
4109E–8051–06/03
SSSTA
SSSTA
Status
Status
Code
Code
A8h
B0h
B8h
C0h
C8h
F8h
00h
Status of the TWI Bus
and TWI Hardware
Own SLA+R has been
received; ACK has
been returned
Arbitration lost in
SLA+R/W as master;
own SLA+R has been
received; ACK has
been returned
Data Byte in SSDAT
has been transmitted;
ACK has been
received
Data Byte in SSDAT
has been transmitted;
NOT ACK has been
received
Last data Byte in
SSDAT has been
transmitted
(SSAA= 0); ACK has
been received
Status of the TWI Bus
and TWI Hardware
No relevant state
information available;
SSI = 0
Bus error due to an
illegal START or STOP
condition
To/From SSDAT
Write data Byte
Write data Byte
Write data Byte
Write data Byte
Write data Byte
Write data Byte
No SSDAT action
No SSDAT action
No SSDAT action
No SSDAT action
No SSDAT action
No SSDAT action
No SSDAT action
No SSDAT action
To/From SSDAT
No SSDAT action
No SSDAT action
Application Software Response
Application Software Response
SSSTA
SSSTA
X
X
X
X
X
X
0
0
1
1
0
0
1
1
0
No SSCON action
SSSTO
SSSTO
To SSCON
To SSCON
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
SSI
SSI
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
SSAA
SSAA
X
0
1
0
1
0
1
0
1
0
1
0
1
0
1
Next Action Taken by TWI Hardware
Last data Byte will be transmitted.
Data Byte will be transmitted.
Last data Byte will be transmitted.
Data Byte will be transmitted.
Last data Byte will be transmitted.
Data Byte will be transmitted.
Switched to the not addressed slave mode; no
recognition of own SLA or GCA.
Switched to the not addressed slave mode; own
SLA will be recognized; GCA will be recognized if
SSGC = logic 1.
Switched to the not addressed slave mode; no
recognition of own SLA or GCA. A START condition
will be transmitted when the bus becomes free.
Switched to the not addressed slave mode; own
SLA will be recognized; GCA will be recognized if
SSGC = logic 1. A START condition will be
transmitted when the bus becomes free.
Switched to the not addressed slave mode; no
recognition of own SLA or GCA.
Switched to the not addressed slave mode; own
SLA will be recognized; GCA will be recognized if
SSGC = logic 1.
Switched to the not addressed slave mode; no
recognition of own SLA or GCA. A START condition
will be transmitted when the bus becomes free.
Switched to the not addressed slave mode; own
SLA will be recognized; GCA will be recognized if
SSGC = logic 1. A START condition will be
transmitted when the bus becomes free.
Next Action Taken by TWI Hardware
Wait or proceed current transfer.
Only the internal hardware is affected, no STOP
condition is sent on the bus. In all cases, the bus is
released and SSSTO is reset.
AT8xC51SND1C
171

Related parts for AT83C51SND1C_03