S5920Q Applied Micro Circuits Corporation, S5920Q Datasheet - Page 144

S5920Q

Manufacturer Part Number
S5920Q
Description
Manufacturer
Applied Micro Circuits Corporation
Datasheet

Specifications of S5920Q

Operating Temperature (min)
0C
Operating Temperature Classification
Commercial
Operating Temperature (max)
70C
Package Type
PQFP
Rad Hardened
No
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S5920Q
Manufacturer:
AMCC
Quantity:
5 510
Part Number:
S5920Q
Manufacturer:
AMCC
Quantity:
1 518
S5920 – PCI Product: Pass-Thru Operation
Clock 2: Since this region does have PTADR#
enabled as an output, it is driven active (low) and the
PCI address for the current transaction is presented
on the DQ[31:0] bus.
Clock 3: The Add-On device must latch the PCI
address at the rising edge of this clock.
Clock 4: DXFR# is asserted low indicating that data
will be transferred on the next rising clock edge (clock
5). Data1 is driven onto the DQ[31:0] bus.
Clock 5: The Add-On device must latch the first data
word at the rising edge of this clock. Valid data is
determined by decoding the PTBE[3:0]# lines.
Clock 6: DXFR# is asserted indicating that data will be
transferred on the next rising clock edge (clock 7).
DATA2 is driven onto the DQ[31:0] bus.
Clock 7: The Add-On side device latches the second
data word (DATA2) at the rising edge of this clock.
Clock 8: DXFR# is asserted indicating that data will be
transferred on the next rising clock edge (clock 9).
DATA3 is driven onto the DQ[31:0] bus. PTBURST# is
driven inactive indicating that after this data word is
transferred, there is only one data word left to transfer.
Clock 9: The Add-On side device latches the third
data word (DATA3) at this clock edge.
Clock 10: DXFR# is asserted indicating that data will
be transferred on the next rising clock edge (clock 11).
DATA4 is driven onto the DQ[31:0] bus. PTATN# is
deasserted indicating that this will be the last data
phase.
Figure 79. Active Mode PCI Read w/ Programmed Wait States
AMCC Confidential and Proprietary
PTATN#
PTBURST#
PTNUM[1:0]
PTWR
PTBE[3:0]#
DXFR#
DQ[31:0]
PTADR#
PTWAIT#
ADCLK
0
1
2
PTADDR
3
Data1
4
5
DATA1
6
Clock 11: The final data word (DATA4) must be
latched by the Add-On device at the rising edge of this
clock. PTBE# is driven to Fh indicating all 4 bytes have
been accessed. PTNUM and PTWR may change state
since the access is complete.
Clock 12: PTBE# may change state.
Active Mode with 16/8-bit data buses
When the S5920 is programmed in Active mode and
16-bit, the DXFR# output will strobe twice for every
PCI 32-bit word that has been read/written. Each
DXFR# assertion signifies that a 16-bit word has been
transferred to the Add-On side. The first DXFR# com-
pletion will be for the least significant 16-bit word of a
32-bit word (“LOW” in Figures 18, 9-20 and 9-21),
while the second transfer will be for the most signifi-
cant 16-bit word (“HIGH” in Figures 18, 9-20 and 9-
21). If the current PCI access has only 2 bytes valid
(PCI BE[3:0]# encoding of Ch or 3h instead of 0h),
then the S5920 will still assert a 2 cycle completion but
o n e o f t h e m w i l l n o t c o n t a i n v a l i d d a t a
(PTBE[3:0]#=Fh). If the programmed wait states for
the current Pass-Thru region is not zero, then the
S5920 will insert the programmed wait states before
the “LOW” data word and also between the “LOW” and
“HIGH” data words. Figure 18 shows a PCI read to a
16-bit Add-On region with two programmed wait
states. Note that a PCI read to an 8-bit Add-On would
be the same as Figure 18 except that there would be 4
data transfers (one for each byte) vice 2.
As in Passive mode, in Active mode, the word read/
write order is determined by the Endian conversion
programmed into the S5920.
1h
7
Data2
8
DATA2
9
10
Data3
Revision 1.02 – April 12, 2007
11
DATA3
12
Fh
13
Data Book
14
DS1596
144

Related parts for S5920Q