MC68MH360ZP33L Freescale Semiconductor, MC68MH360ZP33L Datasheet - Page 669

IC MPU 32BIT QUICC 357-PBGA

MC68MH360ZP33L

Manufacturer Part Number
MC68MH360ZP33L
Description
IC MPU 32BIT QUICC 357-PBGA
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MC68MH360ZP33L

Processor Type
M683xx 32-Bit
Speed
33MHz
Voltage
5V
Mounting Type
Surface Mount
Package / Case
357-PBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Features
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68MH360ZP33L
Manufacturer:
FREESCALE
Quantity:
1 831
Part Number:
MC68MH360ZP33L
Manufacturer:
MOTOLOLA
Quantity:
672
Part Number:
MC68MH360ZP33L
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC68MH360ZP33L
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MC68MH360ZP33LR2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
7.13.8.2 CENTRONICS CHANNEL TRANSMISSION. The Centronics transmitter supports
the same general data structure that is used by the SCCs for other protocols. When the STR
bit in the PIP configuration register is set, the Centronics controller will process the next
buffer descriptor (BD) in the Centronics transmitter BD table. If the BD is ready, the Centron-
ics transmitter will fetch the data from the memory and start sending it to the printer. If the
status mask bits are set in the SMASK register, the printer status line (Select, PError and
Fault) will be checked before each transfer. In this case, the user should configure PB1,2,3
pins as general purpose inputs and connect them to Select, PError, and Fault respectively.
data lines and will generate the strobe pulse if previous data was acknowledged and the
minimum setup time was met. The strobe pulse width and the setup time parameters are
programmed by the PIP Timing Parameter Register (PTPR). A single data frame may span
several BDs. A maskable interrupt can be generated after the processing of each BD.
7.13.8.3 CENTRONICS TRANSMITTER MEMORY MAP. When configured to operate in
Centronics Transmit mode, the QUICC overlays the structure illustrated in Table 7-17 with
the SMC2 parameter RAM area.
MOTOROLA
For each transfer the Centronics controller will output the data on the Centronics interface
• Supports Closed Loop Handshake for Higher Data Transfer Rates
• Supports Centronics Transmitter and Receiver Operating Modes
• Supports Bidirectional Centronics (P1284)
• Flexible Message-Oriented Data Structure
• Flexible Control Character Comparison (Receiver)
• Flexible Timing Modes
• Programmable timing parameters
PIP Base+00
PIP Base+02
PIP Base+04
PIP Base+05
PIP Base+06
PIP Base+08
PIP Base+0C
PIP Base+10
PIP Base+12
PIP Base+14
PIP Base+18
PIP Base+1C
PIP Base+20
PIP Base+22
PIP Base+24
Address
Table 7-17. Centronics Transmitter Parameter RAM
Res
TBASE
CFCR
SMASK
Res
Res
Res
Res
Res
Res
TSTATE
T_PTR
TBPTR
T_CNT
TTEMP
Freescale Semiconductor, Inc.
For More Information On This Product,
Name
MC68360 USER’S MANUAL
Go to: www.freescale.com
Word
Word
Byte
Byte
Word
Long
Long
Word
Word
Long
Long
Long
Word
Word
Long
Width
Reserved
Tx Buffer Descriptors Base Address
Centronics Function Code
Status Mask
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Tx Internal State
Tx Internal Data Pointer
Tx Buffer Descriptor Pointer
Tx Internal Byte Count
Tx Temp
Description
Parallel Interface Port (PIP)
7-345

Related parts for MC68MH360ZP33L