MC68MH360ZP33L Freescale Semiconductor, MC68MH360ZP33L Datasheet - Page 411

IC MPU 32BIT QUICC 357-PBGA

MC68MH360ZP33L

Manufacturer Part Number
MC68MH360ZP33L
Description
IC MPU 32BIT QUICC 357-PBGA
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MC68MH360ZP33L

Processor Type
M683xx 32-Bit
Speed
33MHz
Voltage
5V
Mounting Type
Surface Mount
Package / Case
357-PBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Features
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68MH360ZP33L
Manufacturer:
FREESCALE
Quantity:
1 831
Part Number:
MC68MH360ZP33L
Manufacturer:
MOTOLOLA
Quantity:
672
Part Number:
MC68MH360ZP33L
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC68MH360ZP33L
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MC68MH360ZP33LR2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
7.8.5.4 SI COMMAND REGISTER (SICMR). The 8-bit SICMR allows the user to dynami-
cally program the SI RAM. For more information about dynamic programming, refer to
7.8.4.7 SI RAM Dynamic Changes
The contents of this register are valid only in the RAM division mode (RDM1–RDM0 bits in
SIGMR equal 01 or 11). This register is cleared at reset.
CSRRx—Change Shadow RAM for TDM A or B Receiver
CSRTx—Change Shadow RAM for TDM A or B Transmitter
Bits 3–0—Reserved
7.8.5.5 SI STATUS REGISTER (SISTR). The 8-bit SISTR indicates to the user which part
of the SI RAM is the current-route RAM. The value of this register is valid only when the cor-
responding bit in the SIGMR is clear. This register is cleared at reset.
CRORa—Current Route of TDMa Receiver
MOTOROLA
When set, this bit will cause the SI receiver to replace the current route with the shadow
RAM. The bit is set by the user and cleared by the SI.
When set, this bit will cause the SI transmitter to replace the current route with the shadow
RAM. The bit is set by the user and cleared by the SI.
These bits should be set to zero by the user.
0 = The receiver shadow RAM is not valid. The user can write into the shadow RAM to
1 = The receiver shadow RAM is valid. The SI will exchange between the RAMs and
0 = The transmitter shadow RAM is not valid. The user can write into the shadow RAM
1 = The transmitter shadow RAM is valid. The SI will exchange between the RAMs and
0 = The current-route receiver RAM is in address:
1 = The current route receiver RAM is in address:
program a new routing.
take the new receive routing from the receiver shadow RAM. This bit is cleared as
soon as the switch has completed.
to program a new routing.
take the new transmitter routing from the receiver shadow RAM. This bit is cleared
as soon as the switch has completed.
0–63 when the SI supports one TDM (RDM = 01)
0–31 when the SI supports two TDMs (RDM = 11)
64–127 when the SI supports one TDM (RDM = 01)
32–63 when the SI supports two TDMs (RDM = 11)
CSRRa
CRORa
Freescale Semiconductor, Inc.
7
7
For More Information On This Product,
CSRTa
CROTa
6
6
MC68360 USER’S MANUAL
Go to: www.freescale.com
CSRRb
CRORb
5
5
CSRTb
CROTb
4
4
3
3
2
2
Serial Interface with Time Slot Assigner
1
1
0
0
7-87

Related parts for MC68MH360ZP33L