MC68MH360ZP33L Freescale Semiconductor, MC68MH360ZP33L Datasheet - Page 596

IC MPU 32BIT QUICC 357-PBGA

MC68MH360ZP33L

Manufacturer Part Number
MC68MH360ZP33L
Description
IC MPU 32BIT QUICC 357-PBGA
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MC68MH360ZP33L

Processor Type
M683xx 32-Bit
Speed
33MHz
Voltage
5V
Mounting Type
Surface Mount
Package / Case
357-PBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Features
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68MH360ZP33L
Manufacturer:
FREESCALE
Quantity:
1 831
Part Number:
MC68MH360ZP33L
Manufacturer:
MOTOLOLA
Quantity:
672
Part Number:
MC68MH360ZP33L
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC68MH360ZP33L
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MC68MH360ZP33LR2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Serial Management Controllers (SMCs)
sponding channel. Furthermore, the user should not configure BD tables of two enabled
SMCs to overlap, or erratic operation will occur.
7.11.4.2 SMC FUNCTION CODE REGISTERS (RFCR, TFCR). There are four separate
function code registers for the two SMC channels: two for receive data buffers (RFCRx) and
two for transmit data buffers (TFCRx). The FC entry contains the value that the user would
like to appear on the function code pins FC3–FC0 when the associated SDMA channel
accesses memory. It also controls the byte-ordering convention to be used in the transfers.
Receive Function Code Register
Bits 7–5—Reserved
MOT—Motorola
FC3–FC0—Function Code 3–0
These bits contain the function code value used during this SDMA channel’s memory
accesses. The user should write bit FC3 with a one to identify this SDMA channel access
as a DMA-type access. Example: FC3–FC0 = 1000 (binary). Do not write the value 0111
(binary) to these bits.
Transmit Function Code Register
Bits 7–5—Reserved
7-272
This bit should be set by the user to achieve normal operation. MOT must be set if the
data buffer is located in external memory and has a 16-bit wide memory port size.
0 = DEC (and Intel) convention is used for byte ordering—swapped operation. It is also
1 = Motorola byte ordering—normal operation. It is also called big-endian byte order-
called little-endian byte ordering. The bytes stored in each buffer word are reversed
as compared to the Motorola mode.
ing. As data is received from the serial line and put into the buffer, the most signif-
icant byte of the buffer word contains data received earlier than the least significant
byte of the same buffer word.
RBASE and TBASE should contain a value that is divisible by 8.
Freescale Semiconductor, Inc.
7
7
For More Information On This Product,
6
6
MC68360 USER’S MANUAL
Go to: www.freescale.com
5
5
MOT
MOT
NOTE
4
4
3
3
2
2
FC3–FC0
FC3–FC0
1
1
0
0
MOTOROLA

Related parts for MC68MH360ZP33L