MC9S12XDP512CAL Freescale, MC9S12XDP512CAL Datasheet - Page 886

MC9S12XDP512CAL

Manufacturer Part Number
MC9S12XDP512CAL
Description
Manufacturer
Freescale
Datasheet

Specifications of MC9S12XDP512CAL

Cpu Family
HCS12
Device Core Size
16b
Frequency (max)
40MHz
Interface Type
CAN/I2C/SCI/SPI
Total Internal Ram Size
32KB
# I/os (max)
91
Number Of Timers - General Purpose
12
Operating Supply Voltage (typ)
2.5/5V
Operating Supply Voltage (max)
2.75/5.5V
Operating Supply Voltage (min)
2.35/3.15V
On-chip Adc
2(16-chx10-bit)
Instruction Set Architecture
CISC
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
112
Package Type
LQFP
Program Memory Type
Flash
Program Memory Size
512KB
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC9S12XDP512CAL
Manufacturer:
FREESCALE
Quantity:
1 928
Part Number:
MC9S12XDP512CAL
Manufacturer:
FREESCALE
Quantity:
4
Part Number:
MC9S12XDP512CAL
Manufacturer:
FREESCA
Quantity:
2 246
Part Number:
MC9S12XDP512CAL
Manufacturer:
FREESCALE
Quantity:
4 576
Part Number:
MC9S12XDP512CAL
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC9S12XDP512CAL
Manufacturer:
FREESCALE
Quantity:
4 576
Chapter 22 DP512 Port Integration Module (S12XDP512PIMV2)
A valid edge on an input is detected if 4 consecutive samples of a passive level are followed by
4 consecutive samples of an active level directly or indirectly.
The filters are continuously clocked by the bus clock in run and wait mode. In stop mode, the clock is
generated by an RC-oscillator in the port integration module. To maximize current saving the RC
oscillator runs only if the following condition is true on any pin individually:
Sample count <= 4 and interrupt enabled (PIE = 1) and interrupt flag not set (PIF = 0).
22.4.4
All peripheral ports T, S, M, P, H, J, AD0, and AD1 start up as general purpose inputs after reset.
Depending on the external mode pin condition, the external bus interface related ports A, B, C, D, E, and
K start up as general purpose inputs on reset or are configured for their alternate functions.
Table 22-70
are displayed, a ‘mux’ indicates time-multiplexing between the two functions and an ‘or’ means that a
configuration bit exists which can be altered after reset to select the respective function (displayed in
italics). Refer to S12X_EBI section for details.
888
PC[7:0]
PD[7:0]
PK[6:4]
PK[3:0]
PB[7:1]
PA[7:0]
PK7
PB0
PE7
Pin
Single-Chip
Expanded Bus Pin Functions
lists the pin functions in relationship with the different operating modes. If two entries per pin
ECLKX2
Normal
GPIO
GPIO
GPIO
GPIO
GPIO
GPIO
GPIO
GPIO
GPIO
or
Single-Chip Modes
Table 22-70. Expanded Bus Pin Functions versus Operating Modes
Single-Chip
ECLKX2
Special
GPIO
GPIO
GPIO
GPIO
GPIO
GPIO
GPIO
GPIO
GPIO
or
MC9S12XDP512 Data Sheet, Rev. 2.21
ADDR[22:20]
ADDR[19:16]
ADDR[15:8]
DATA[15:8]
Expanded
ADDR[7:1]
DATA[7:0]
ECLKX2
Normal
EWAIT
GPIO
GPIO
GPIO
GPIO
GPIO
GPIO
GPIO
GPIO
UDS
or
or
or
or
or
or
or
or
ADDR[22:20]
ADDR[19:16]
Single-Chip
ADDR[15:8]
IQSTAT[3:0]
Emulation
DATA[15:8]
ADDR[7:1]
DATA[7:0]
IVD[15:8]
ACC[2:0]
ECLKX2
IVD[7:1]
ADDR0
GPIO
IVD0
mux
mux
mux
mux
mux
Expanded Modes
ADDR[22:20]
ADDR[19:16]
IQSTAT[3:0]
ADDR[15:8]
DATA[15:8]
Emulation
Expanded
ADDR[7:1]
DATA[7:0]
IVD[15:8]
ACC[2:0]
ECLKX2
IVD[7:1]
ADDR0
EWAIT
GPIO
IVD0
mux
mux
mux
mux
mux
or
Freescale Semiconductor
ADDR[22:20]
ADDR[19:16]
ADDR[15:8]
DATA[15:8]
ADDR[7:1]
DATA[7:0]
ECLKX2
Special
ADDR0
GPIO
GPIO
GPIO
Test
or
or

Related parts for MC9S12XDP512CAL