M29W256GH7AN6E NUMONYX, M29W256GH7AN6E Datasheet - Page 53

no-image

M29W256GH7AN6E

Manufacturer Part Number
M29W256GH7AN6E
Description
Flash Mem Parallel 3V/3.3V 256M-Bit 32M x 8/16M x 16 70ns 56-Pin TSOP Tray
Manufacturer
NUMONYX
Datasheet

Specifications of M29W256GH7AN6E

Package
56TSOP
Cell Type
NOR
Density
256 Mb
Architecture
Sectored
Block Organization
Symmetrical
Location Of Boot Block
Bottom|Top
Typical Operating Supply Voltage
3|3.3 V
Sector Size
128KByte x 256
Timing Type
Asynchronous
Operating Temperature
-40 to 85 °C
Interface Type
Parallel

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M29W256GH7AN6E
Manufacturer:
MICRON
Quantity:
1 400
Part Number:
M29W256GH7AN6E
Manufacturer:
ST
0
Part Number:
M29W256GH7AN6E
Manufacturer:
MICRON/镁光
Quantity:
20 000
7
7.1
7.2
Status register
The M29W256GH/L has one status register. The various bits convey information and errors
on the current and previous program/erase operation. Bus read operations from any
address within the memory, always read the status register during program and erase
operations. It is also read during erase suspend when an address within a block being
erased is accessed.
The bits in the status register are summarized in
Data polling bit (DQ7)
The data polling bit can be used to identify whether the program/erase controller has
successfully completed its operation or if it has responded to an erase suspend. The data
polling bit is output on DQ7 when the status register is read.
During program operations the data polling bit outputs the complement of the bit being
programmed to DQ7. After successful completion of the program operation the memory
returns to read mode and bus read operations, from the address just programmed, output
DQ7, not its complement.
During erase operations the data polling bit outputs ’0’, the complement of the erased state
of DQ7. After successful completion of the erase operation the memory returns to read
mode.
In erase suspend mode the data polling bit will output a ’1’ during a bus read operation
within a block being erased. The data polling bit will change from ’0’ to ’1’ when the
program/erase controller has suspended the erase operation.
Figure 8: Data polling
address is the address being programmed or an address within the block being erased.
Toggle bit (DQ6)
The toggle bit can be used to identify whether the program/erase controller has successfully
completed its operation or if it has responded to an erase suspend. The toggle bit is output
on DQ6 when the status register is read.
During a program/erase operation the toggle bit changes from ’0’ to ’1’ to ’0’, etc., with
successive bus read operations at any address. After successful completion of the
operation the memory returns to read mode.
During erase suspend mode the toggle bit will output when addressing a cell within a block
being erased. The toggle bit will stop toggling when the program/erase controller has
suspended the erase operation.
Figure 9: Data toggle
flowchart, gives an example of how to use the toggle bit.
flowchart, gives an example of how to use the data polling bit. A valid
Table 22: Status register
bits.
53/97

Related parts for M29W256GH7AN6E