DS21458-W+ Maxim Integrated, DS21458-W+ Datasheet - Page 216

no-image

DS21458-W+

Manufacturer Part Number
DS21458-W+
Description
Network Controller & Processor ICs
Manufacturer
Maxim Integrated
Datasheet

Specifications of DS21458-W+

Product
Framer
Number Of Transceivers
4
Data Rate
64 Kbps
Supply Current (max)
328 mA
Maximum Operating Temperature
+ 70 C
Mounting Style
SMD/SMT
Package / Case
CSBGA
Minimum Operating Temperature
0 C
Operating Supply Voltage
3.3 V
Supply Voltage - Max
3.465 V
Supply Voltage - Min
3.135 V
Part # Aliases
90-21458+W00
35. JTAG-BOUNDARY-SCAN ARCHITECTURE AND TEST-ACCESS PORT
The
SAMPLE/PRELOAD, BYPASS, and EXTEST. Optional public instructions included are HIGH-Z,
CLAMP, and IDCODE. The DS21455/DS21458 contain the following as required by IEEE 1149.1
Standard Test-Access Port and Boundary-Scan Architecture:
 Test Access Port (TAP)
 TAP Controller
 Instruction Register
 Bypass Register
 Boundary Scan Register
 Device Identification Register
The Test Access Port has the necessary interface pins: JTRST, JTCLK, JTMS, JTDI, and JTDO. See the
pin descriptions for details.
Figure 35-1. JTAG Functional Block Diagram
DS21455/DS21458
10k 
V
DD
JTDI
10k 
IEEE
V
DD
JTMS
TEST ACCESS PORT
BOUNDRY SCAN
IDENTIFICATION
1149.1
CONTROLLER
INSTRUCTION
REGISTER
REGISTER
REGISTER
REGISTER
BYPASS
JTCLK
design
10k 
216 of 269
V
DD
JTRST
supports
DS21455/DS21458 Quad T1/E1/J1 Transceivers
SELECT
OUTPUT ENABLE
MUX
the
standard
JTDO
instruction
codes

Related parts for DS21458-W+