XC3S100E-4CP132GI XILINX [Xilinx, Inc], XC3S100E-4CP132GI Datasheet - Page 69

no-image

XC3S100E-4CP132GI

Manufacturer Part Number
XC3S100E-4CP132GI
Description
Spartan-3E FPGA Family: Complete Data Sheet
Manufacturer
XILINX [Xilinx, Inc]
Datasheet
Table 45: Pin Behavior during Configuration (Continued)
The HSWAP pin itself has an pull-up resistor enabled during
configuration. However, the VCCO_0 supply voltage must
be applied before the pull-up resistor becomes active. If the
VCCO_0 supply ramps after the VCCO_2 power supply, do
not let HSWAP float; tie HSWAP to the desired logic level
externally.
DS312-2 (v3.4) November 9, 2006
Product Specification
Notes:
1.
2.
Gray shaded cells represent pins that are in a high-impedance state (Hi-Z, floating) during configuration. These pins have an optional
internal pull-up resistor to their respective V
Yellow shaded cells represent pins with an internal pull-up resistor to its respective voltage supply rail that is active during
configuration, regardless of the HSWAP pin.
Pin Name
RDWR_B
A19/VS2
A18/VS1
A17/VS0
D0/DIN
LDC0
LDC1
LDC2
HDC
A23
A22
A21
A20
A16
A15
A14
A13
A12
A11
A10
D3
D2
D1
A9
A8
A7
A6
A5
A4
A3
A2
A1
A0
R
Master Serial
DIN
SPI (Serial
Flash)
VS2
VS1
VS0
DIN
CCO
supply pin that is active throughout configuration if the HSWAP input is Low.
BPI (Parallel
NOR Flash)
RDWR_B
www.xilinx.com
LDC0
LDC1
LDC2
HDC
A23
A22
A21
A20
A19
A18
A17
A16
A15
A14
A13
A12
A11
A10
D3
D2
D1
D0
A9
A8
A7
A6
A5
A4
A3
A2
A1
A0
Spartan-3E FPGAs have only six dedicated configuration
pins, including the DONE and PROG_B pins, and the four
JTAG boundary-scan pins: TDI, TDO, TMS, and TCK. All
other configuration pins are dual-purpose I/O pins and are
available to the FPGA application after the DONE pin goes
High. See
JTAG
Start-Up
RDWR_B
Parallel
Slave
for additional information.
D3
D2
D1
D0
Slave Serial
Functional Description
DIN
I/O Bank
Supply/
2
2
2
2
2
2
2
2
2
2
2
2
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
69

Related parts for XC3S100E-4CP132GI