XC3S100E-4CP132GI XILINX [Xilinx, Inc], XC3S100E-4CP132GI Datasheet - Page 11
XC3S100E-4CP132GI
Manufacturer Part Number
XC3S100E-4CP132GI
Description
Spartan-3E FPGA Family: Complete Data Sheet
Manufacturer
XILINX [Xilinx, Inc]
Datasheet
1.XC3S100E-4CP132GI.pdf
(231 pages)
- Current page: 11 of 231
- Download datasheet (5Mb)
Input Delay Functions
Each IOB has a programmable delay block that optionally
delays the input signal from 0 to approximately 5.8 ns. In
Figure
either 0 or approximately 1 to 3 ns. The range depends on
the specific Spartan-3E FPGA array used. The initial delay
then feeds a 7-tap delay line. This delay line has an approx-
imate value of 250 ps per tap, again somewhat architecture
dependent. All seven taps are available via a multiplexer for
use as an asynchronous input directly into the FPGA fabric.
In this way, the delay is programmable from 0 to ~5.8 ns in
~250 ps steps. Three of the seven taps are also available
via a multiplexer to the D inputs of the synchronous storage
elements. The delay inserted in the path to the storage ele-
ment can be varied from 0 to ~5.8 ns in ~500 ps steps. The
first, coarse delay element is common to both asynchro-
nous and synchronous paths, and must be either used or
not used for both paths.
DS312-2 (v3.4) November 9, 2006
Product Specification
6, the signal is first delayed by an initial delay of
R
PAD
Figure 6: Programmable Fixed Input Delay Elements
Initial Delay
www.xilinx.com
The delay values are set up in the silicon once at configura-
tion time—they are non-modifiable in device operation.
The primary use for the input delay element is to adjust the
input delay path to ensure that there is no hold time require-
ment when using the input flip-flop(s) with a global clock.
The default value is chosen automatically by the Xilinx soft-
ware tools as the value depends on device size and the spe-
cific device edge where the flip-flop resides. The value set
by the Xilinx ISE software and the resulting effects on input
timing are reported using the
If the design uses a DCM in the clock path, then the delay
element can be safely set to zero because the
Delay-Locked Loop (DLL)
ensures that there is still no input hold time requirement.
Both asynchronous and synchronous values can be modi-
fied, which is useful where extra delay is required on clock
or data inputs, for example, in interfaces to various types of
RAM.
Asynchronous input (I)
IBUF_DELAY_VALUE
Synchronous input (IQ1)
Synchronous input (IQ2)
IFD_DELAY_VALUE
D Q
D Q
DS312-2_18_102306
Timing Analyzer
compensation automatically
Functional Description
tool.
11
Related parts for XC3S100E-4CP132GI
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
IC SPARTAN-3E FPGA 100K 144-TQFP
Manufacturer:
Xilinx Inc
Datasheet:
Part Number:
Description:
IC FPGA SPARTAN-3E 100K 144-TQFP
Manufacturer:
Xilinx Inc
Datasheet:
Part Number:
Description:
FIELD PROGRAMMER
Manufacturer:
Xilinx Inc
Datasheet:
Part Number:
Description:
FPGA Spartan®-3E Family 100K Gates 2160 Cells 572MHz 90nm (CMOS) Technology 1.2V 100-Pin VTQFP
Manufacturer:
Xilinx Inc
Datasheet:
Part Number:
Description:
FPGA Spartan®-3E Family 100K Gates 2160 Cells 572MHz 90nm (CMOS) Technology 1.2V 144-Pin TQFP
Manufacturer:
Xilinx Inc
Datasheet:
Part Number:
Description:
FPGA Spartan®-3E Family 100K Gates 2160 Cells 657MHz 90nm (CMOS) Technology 1.2V 144-Pin TQFP
Manufacturer:
Xilinx Inc
Datasheet:
Part Number:
Description:
Spartan-3E FPGA Family
Manufacturer:
XILINX [Xilinx, Inc]
Datasheet:
Part Number:
Description:
IC FPGA SPARTAN-3E 100K 100-VQFP
Manufacturer:
Xilinx Inc
Datasheet:
Part Number:
Description:
IC FPGA SPARTAN-3E 100K 132CSBGA
Manufacturer:
Xilinx Inc
Datasheet:
Part Number:
Description:
IC FPGA SPARTAN-3E 100K 132CSBGA
Manufacturer:
Xilinx Inc
Datasheet:
Part Number:
Description:
IC FPGA SPARTAN-3E 100K 144-TQFP
Manufacturer:
Xilinx Inc
Datasheet:
Part Number:
Description:
IC FPGA SPARTAN 3E 100VQFP
Manufacturer:
Xilinx Inc
Datasheet:
Part Number:
Description:
IC FPGA SPARTAN 3E 144TQFP
Manufacturer:
Xilinx Inc
Datasheet:
Part Number:
Description:
FPGA Spartan®-3E Family 100K Gates 2160 Cells 572MHz 90nm (CMOS) Technology 1.2V 132-Pin CSBGA
Manufacturer:
Xilinx Inc
Datasheet:
Part Number:
Description:
CoolRunner-II CPLD
Manufacturer:
XILINX [Xilinx, Inc]
Datasheet: