ATAVRDISPLAYX Atmel, ATAVRDISPLAYX Datasheet - Page 237

no-image

ATAVRDISPLAYX

Manufacturer Part Number
ATAVRDISPLAYX
Description
KIT EVAL XMEGA DISPLAY
Manufacturer
Atmel
Datasheets

Specifications of ATAVRDISPLAYX

Main Purpose
*
Embedded
*
Utilized Ic / Part
*
Primary Attributes
*
Secondary Attributes
*
Silicon Manufacturer
Atmel
Silicon Family Name
ATxmega
Kit Contents
Board
Features
Temperature Sensor, Mono Speaker Via Audio Amplifier
Svhc
No SVHC (15-Dec-2010)
Core Architecture
AVR
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATAVRDISPLAYX
Manufacturer:
Atmel
Quantity:
135
21.3
21.3.1
8077H–AVR–12/09
Clock Generation
Internal Clock Generation - The Fractional Baud Rate Generator
The clock used for baud rate generation, and for shifting and sampling data bits is generated
internally by the Fractional Baud Rate Generator or externally from the Transfer Clock (XCK)
pin. Five modes of clock generation are supported: Normal and Double Speed asynchronous
mode, Master and Slave synchronous mode, and Master SPI mode.
Figure 21-2. Clock Generation Logic, Block Diagram.I
The Fractional Baud Rate Generator is used for internal clock generation for asynchronous
modes, synchronous master mode, and SPI master mode operation. The generated output fre-
quency (f
Peripheral Clock frequency (f
baud rate (in bits per second) and for calculating the BSEL value for each mode of operation.
BSEL can be set to any value between 0 and 4095. It also show the maximum baud rate versus
peripheral clock speed.
Fractional baud rate generation can be used in asynchronous mode of operation to increase the
average resolution. A scale factor (BSCALE) allows the baud rate to be optionally left or right
scaled. Choosing a positive scale value will results in right scaling, which increase the period
and consequently reduce the frequency of the produced baud rate, without changing the resolu-
tion. If the scale value is negative the divider uses fractional arithmetic counting to increase the
resolution by distributing the fractional divide value over time. BSCALE can be set to any value
from -7 to +7, where 0 implies no scaling. There is a limit to how high the scale factor can be and
the value 2
see
PORT_INV
DDR_XCK
XCK
Pin
Section 21.9 on page 246
BAUD
BSCALE
xcko
xcki
) is given by the period setting (BSEL), an optional scale setting (BSACLE) and the
f
OSC
must be at least half of the minimum number of clock cycles a frame takes,
Baud Rate
Generator
Register
BSEL
Sync
PER
for more details.
).
f
BAUD
Table 21-1 on page 238
Detector
Edge
/2
/4
contains equations for calculating the
/2
DDR_XCK
CLK2X
XMEGA A
0
1
0
1
0
1
1
0
UMSEL [1]
txclk
rxclk
237

Related parts for ATAVRDISPLAYX