ATAVRDISPLAYX Atmel, ATAVRDISPLAYX Datasheet - Page 221

no-image

ATAVRDISPLAYX

Manufacturer Part Number
ATAVRDISPLAYX
Description
KIT EVAL XMEGA DISPLAY
Manufacturer
Atmel
Datasheets

Specifications of ATAVRDISPLAYX

Main Purpose
*
Embedded
*
Utilized Ic / Part
*
Primary Attributes
*
Secondary Attributes
*
Silicon Manufacturer
Atmel
Silicon Family Name
ATxmega
Kit Contents
Board
Features
Temperature Sensor, Mono Speaker Via Audio Amplifier
Svhc
No SVHC (15-Dec-2010)
Core Architecture
AVR
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATAVRDISPLAYX
Manufacturer:
Atmel
Quantity:
135
19.9.5
8077H–AVR–12/09
BAUD - TWI Baud Rate Register
• Bit 2 - BUSERR: Bus Error
The Bus Error (BUSERR) flag is set if an illegal bus condition has occurred. An illegal bus condi-
tion occurs if a Repeated START or STOP condition is detected, and the number of bits from the
previous START condition is not a multiple of nine. Writing a one to this bit location will clear the
BUSERR flag.
Writing the ADDR register will automatically clear the BUSERR flag.
• Bit 1:0 - BUSSTATE[1:0]: Bus State
The Bus State (BUSSTATE) bits indicate the current TWI bus state as defined in
The change of bus state is dependent on bus activity. Refer to the
Logic” on page
Table 19-5.
Writing 01 to the BUSSTATE bits forces the bus state logic into idle state. The bus state logic
cannot be forced into any other state. When the master is disabled, and after reset the Bus State
logic is disabled and the bus state is unknown.
The Baud Rate (BAUD) register defines the relation between the system clock and the TWI Bus
Clock (SCL) frequency. The frequency relation can be expressed by using the following
equation:
The BAUD register must be set to a value that results in a TWI bus clock frequency (f
or less 100 kHz or 400 kHz dependent on standard used by the application. The following equa-
tion [2] expresses equation [1] with respect to the BAUD value:
The BAUD register should be written while the master is disabled.
f
TWMBR
TWI
Bit
+0x04
Read/Write
Initial Value
=
BUSSTATE[1:0]
--------------------------------------- - [Hz]
2(5
=
+
------------- - 5
2f
00
01
10
11
f
TWMBR)
f
sys
TWI
sys
R/W
7
0
TWI master Bus State
212.
[2]
R/W
6
0
[1]
Group Configuration
UNKNOWN
R/W
5
0
OWNER
BUSY
IDLE
R/W
4
0
BAUD[7:0]
R/W
Description
Unknown Bus State
Idle
Owner
Busy
3
0
R/W
2
0
Section 19.4 ”TWI Bus State
R/W
1
0
XMEGA A
R/W
0
0
Table
TWI
) equal
BAUD
19-5.
221

Related parts for ATAVRDISPLAYX