S25FL512SAGMFIG13 Spansion, S25FL512SAGMFIG13 Datasheet - Page 118

no-image

S25FL512SAGMFIG13

Manufacturer Part Number
S25FL512SAGMFIG13
Description
Flash 512Mb 3V 133MHz Serial NOR Flash
Manufacturer
Spansion
Datasheet

Specifications of S25FL512SAGMFIG13

Rohs
yes
Memory Type
Flash
Memory Size
512 MB
Architecture
Uniform
Timing Type
Asynchronous
Interface Type
SPI
Supply Voltage - Max
3.6 V
Supply Voltage - Min
2.7 V
Operating Temperature
- 40 C to + 85 C
Mounting Style
SMD/SMT
Package / Case
SO-16
10.9
118
10.9.1
10.9.2
Reset Commands
Software Reset Command (RESET F0h):
Mode Bit Reset (MBR FFh)
device, or drive the RESET# input low to initiate a hardware reset, in order to return the P_ERR and WIP bits
to 0. This returns the device to standby state, ready for new commands such as a retry of the PASSU
command.
If the password does match, the PPB Lock bit is set to 1. The maximum clock frequency for the PASSU
command is 133 MHz.
The Software Reset command (RESET) restores the device to its initial power up state, except for the volatile
FREEZE bit in the Configuration register CR1[1] and the volatile PPB Lock bit in the PPB Lock Register. The
Freeze bit and the PPB Lock bit will remain set at their last value prior to the software reset. To clear the
FREEZE bit and set the PPB Lock bit to its protection mode selected power on state, a full power-on-reset
sequence or hardware reset must be done. Note that the non-volatile bits in the configuration register,
TBPROT, TBPARM, and BPNV, retain their previous state after a Software Reset. The Block Protection bits
BP2, BP1, and BP0, in the status register will only be reset if they are configured as volatile via the BPNV bit
in the Configuration Register (CR1[3]) and FREEZE is cleared to zero . The software reset cannot be used to
circumvent the FREEZE or PPB Lock bit protection mechanisms for the other security configuration bits. The
reset command is executed when CS# is brought to high state and requires t
The Mode Bit Reset (MBR) command can be used to return the device from continuous high performance
read mode back to normal standby awaiting any new command. Because some device packages lack a
hardware RESET# input and a device that is in a continuous high performance read mode may not recognize
any normal SPI command, a system hardware reset or software reset command may not be recognized by
the device. It is recommended to use the MBR command after a system reset when the RESET# signal is not
available or, before sending a software reset, to ensure the device is released from continuous high
performance read mode.
The MBR command sends Ones on SI or IO0 for 8 SCK cycles. IO1 to IO3 are “don’t care” during these
cycles.
Phase
Phase
SCK
CS#
SCK
CS#
SO
SI
SO
SI
Figure 10.72 Password Unlock (PASSU E9h) Command Sequence
7
6
Figure 10.73 Software Reset (RESET F0h) Command Sequence
5
Instruction
4
7
3
D a t a
2
6
1
S25FL512S
0
S h e e t
7
Input Password Low Byte
5
6
5
( P r e l i m i n a r y )
4
Instruction
4
3
2
3
1
0
2
7
S25FL512S_00_04 June 13, 2012
RPH
Input Password High Byte
6
5
time to execute.
1
4
3
0
2
1
0

Related parts for S25FL512SAGMFIG13