HD64336901G Renesas Technology, HD64336901G Datasheet - Page 260

no-image

HD64336901G

Manufacturer Part Number
HD64336901G
Description
(HD64xxx Series) 16-BIT MICROCONTROLLER
Manufacturer
Renesas Technology
Datasheet
15.3.4
ICIER enables or disables interrupt sources and acknowledge bits, sets acknowledge bits to be
transferred, and confirms acknowledge bits to be received.
Rev. 1.00, 11/03, page 232 of 376
Bit Bit Name
2
1
0
Bit Bit Name
7
6
BC2
BC1
BC0
TIE
TEIE
I
2
C Bus Interrupt Enable Register (ICIER)
Initial Value R/W Description
0
0
0
Initial Value R/W Description
0
0
R/W
R/W
R/W
R/W Transmit Interrupt Enable
R/W Transmit End Interrupt Enable
Bit Counter 2 to 0
These bits specify the number of bits to be transferred next.
When read, the remaining number of transfer bits is
indicated. With the I
with one addition acknowledge bit. Bit BC2 to BC0 settings
should be made during an interval between transfer frames.
If bits BC2 to BC0 are set to a value other than 000, the
setting should be made while the SCL pin is low. The value
returns to 000 at the end of a data transfer, including the
acknowledge bit. With the clock synchronous serial format,
these bits should not be modified.
I
000: 9 bits
001: 2 bits
010: 3 bits
011: 4 bits
100: 5 bits
101: 6 bits
110: 7 bits
111: 8 bits
When the TDRE bit in ICSR is set to 1, this bit enables or
disables the transmit data empty interrupt (TXI).
0: Transmit data empty interrupt request (TXI) is disabled.
1: Transmit data empty interrupt request (TXI) is enabled.
This bit enables or disables the transmit end interrupt (TEI) at
the rising of the ninth clock while the TDRE bit in ICSR is 1.
TEI can be canceled by clearing the TEND bit or the TEIE bit
to 0.
0: Transmit end interrupt request (TEI) is disabled.
1: Transmit end interrupt request (TEI) is enabled.
2
C Bus Format
2
C bus format, the data is transferred
Clock Synchronous Serial Format
000: 8 bits
001: 1 bits
010: 2 bits
011: 3 bits
100: 4 bits
101: 5 bits
110: 6 bits
111: 7 bits

Related parts for HD64336901G