h8s-2646 Renesas Electronics Corporation., h8s-2646 Datasheet - Page 132

no-image

h8s-2646

Manufacturer Part Number
h8s-2646
Description
Renesas 16-bit Single-chip Microcomputer H8s Family/h8s/2600 Series
Manufacturer
Renesas Electronics Corporation.
Datasheet
Section 5 Interrupt Controller
5.2.5
ISR is an 8-bit readable/writable register that indicates the status of IRQ5 to IRQ0 interrupt
requests.
ISR is initialized to H'00 by a reset and in hardware standby mode.
They are not initialized in software standby mode.
Bits 7 and 6—Reserved: These bits are always read as 0.
Bits 5 to 0—IRQ5 to IRQ0 flags (IRQ5F to IRQ0F): These bits indicate the status of IRQ5 to
IRQ0 interrupt requests.
Rev. 5.00 Sep 22, 2005 page 106 of 1136
REJ09B0257-0500
Bit n
IRQnF
0
1
Bit
Initial value
R/W
Note: * Only 0 can be written, to clear the flag.
IRQ Status Register (ISR)
Description
[Clearing conditions]
[Setting conditions]
Cleared by reading IRQnF flag when IRQnF = 1, then writing 0 to IRQnF flag
When interrupt exception handling is executed when low-level detection is set
(IRQnSCB = IRQnSCA = 0) and IRQn input is high
When IRQn interrupt exception handling is executed when falling, rising, or both-
edge detection is set (IRQnSCB = 1 or IRQnSCA = 1)
When the DTC is activated by an IRQn interrupt, and the DISEL bit in MRB of the
DTC is cleared to 0
When IRQn input goes low when low-level detection is set (IRQnSCB = IRQnSCA =
0)
When a falling edge occurs in IRQn input when falling edge detection is set
(IRQnSCB = 0, IRQnSCA = 1)
When a rising edge occurs in IRQn input when rising edge detection is set
(IRQnSCB = 1, IRQnSCA = 0)
When a falling or rising edge occurs in IRQn input when both-edge detection is set
(IRQnSCB = IRQnSCA = 1)
:
:
:
R/(W) *
7
0
R/(W) *
6
0
R/(W) *
IRQ5F
5
0
R/(W) *
IRQ4F
4
0
R/(W) *
IRQ3F
3
0
R/(W) *
IRQ2F
2
0
R/(W) *
IRQ1F
1
0
(Initial value)
R/(W) *
(n = 5 to 0)
IRQ0F
0
0

Related parts for h8s-2646