TMPM363F10FG Toshiba, TMPM363F10FG Datasheet - Page 573

no-image

TMPM363F10FG

Manufacturer Part Number
TMPM363F10FG
Description
Manufacturer
Toshiba
Datasheet

Specifications of TMPM363F10FG

Product Summaries
Summary
Lead Free
Yes
Rohs Compatible Product(s)
Available
Rom (kbytes)
1024K
Rom Type
Flash
Ram (kbytes)
64K
Number Of Pins
100
Package
LQFP(14x14)
Vcc
3V
Cpu Mhz
64
Ssp (ch) Spi
1
I2c/sio (ch)
4
Uart/sio (ch)
5
Usb
Host
Can
1
Ethernet
-
External Bus Interface
Y
Cs/wait Controller (ch)
4
Dma Controller
2
10-bit Da Converter
8
10-bit Ad Converter
8
12-bit Ad Converter
-
16-bit Timer / Counter
16
Motor / Igbt Control
-
Real Time Clock
Y
Watchdog Timer
Y
Osc Freq Detect
-
Clock Gear
Y
Low-power Hold Function
Y
Remote Control Interface
Y
Hardware Cec Controller
Y
Comparators
-
Low-voltage Detector
-
Etm Hardware Trace
4-bit

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TMPM363F10FG
Manufacturer:
Toshiba
Quantity:
10 000
(4)
width are required. If multiple factors are specified, reception is completed by the factor detected
first. Make sure to configure the reception completion settings.
To complete data reception, settings of detecting the maximum data bit cycle and excess low
Settings of Reception Completion
1. Completetion by the maximum data bit cycle
2. Completetion by detecting low width
the RMCRCR2 <RMCDMAX[7:0]> bits.
in the <RMCDMAX[7:0]> bits, a maximum data bit cycle is detected. The detection com-
pletes reception and generates an interrupt.After interrupt inputs generated, RMCRSTAT<
RMCDMAXIF > bit is set to "1".
ister of each <RMCEND1>, <RMCEND2>, <RMCEND3>.In this case when the number
of set reception bit agreed with the number of bit which received at the time of the out-
break of MAX on the number of receive data is set a RMCEND 1 to 3 register of each
<RMCEND1>, <RMCEND2>, <RMCEND3>, it occurs by an MAX interrupt in data bit pe-
riod.
ue in <RMCEND1>, <RMCEND2>, <RMCEND3>, it wait for Leader Reception.
RMCRCR2 <RMCLL[7:0]> bits.
fied, excess low width is detected. The detection completes reception and generates an inter-
rupt.
To complete reception by detecting a maximum data bit cycle, you need to configure
If the falling edge of the data bit cycle isn't monitored after time specified as threshold
To complete reception by setting the number of receive data is set a RMCEND 1 to 3 reg-
As specified to RMCEND3 to 1, it is able to set three kinds of the receive data bit.
When it can receive the Maximum Data bit , the number of bit is not match the setting val-
To complete reception by detecting the low width, you need to configure the
After the falling edge of the data bit is detected, if the signal stays low longer than speci-
After interrupt inputs generated, RMCRSTAT<RMCLOIF> bit is set to "1."
If the falling edge of the data bit cycle is not monitored after time
specified as threshold,a maximum data bit cycle is detected.
The detection completes reception and generates an interrupt.
Threshold:<RMCDMAX[7:0]>
Page 547
The maximum data bit cycle interrupt
TMPM363F10FG

Related parts for TMPM363F10FG