N25Q064A13EF640F Micron Technology Inc, N25Q064A13EF640F Datasheet - Page 131

no-image

N25Q064A13EF640F

Manufacturer Part Number
N25Q064A13EF640F
Description
Manufacturer
Micron Technology Inc
Datasheet

Specifications of N25Q064A13EF640F

Lead Free Status / Rohs Status
Supplier Unconfirmed

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
N25Q064A13EF640F
Manufacturer:
MICRON
Quantity:
1 001
Part Number:
N25Q064A13EF640F
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
N25Q064A13EF640F
Manufacturer:
MICRON/镁光
Quantity:
20 000
Part Number:
N25Q064A13EF640F
0
N25Q064 - 3 V
11
Power-up and power-down
At power-up and power-down, the device must not be selected (that is Chip Select (S) must
follow the voltage applied on VCC) until VCC reaches the correct value:
A safe configuration is provided in
To avoid data corruption and inadvertent write operations during power-up, a Power On
Reset (POR) circuit is included. The logic inside the device is held reset while VCC is less
than the Power On Reset (POR) threshold voltage, VWI - all operations are disabled, and
the device does not respond to any instruction.
During a standard power-up phase the device ignores all the instructions but RDSR and
RFSR (they can be used to check the memory internal state according to
Power-up
After power-up, the device is in the following state:
Normal precautions must be taken for supply line decoupling, to stabilize the VCC supply.
Each device in a system should have the VCC line decoupled by a suitable capacitor close
to the package pins (generally, this capacitor is of the order of 100 nF).
At power-down, when VCC drops from the operating voltage, to below the Power On Reset
(POR) threshold voltage, VWI, all operations are disabled and the device does not respond
to any instruction (the designer needs to be aware that if power-down occurs while a Write,
Program or Erase cycle is in progress, some data corruption may result).
VPPH must be applied only when VCC is stable and in the VCC(min) to VCC(max) voltage
range.
Figure 102. Power-up timing
V
V
CC
CC
VCC(min) at power-up
VSS at power-down
The device is in the Standby Power mode
The Write Enable Latch (WEL) bit is reset
The Write In Progress (WIP) bit is reset
The Lock Registers are configured as: (Write Lock bit, Lock Down bit) = (0,0).
(max)
(min)
V
Vcc
WI
timing.
Chip
reset
Chip selection not allowed
Section 3: SPI
Micron Technology, Inc., reserves the right to change products or specifications without notice.
t
VTW
Polling allowed
SPI protocol
WIP = 1
WEL = 0
= t
Modes.
VTR
Power-up and power-down
©2010 Micron Technology, Inc. All rights reserved.
Starting protocol defined by NVCR
Device fully accessible
WIP = 0
WEL = 0
Figure 102.:
131/150
time

Related parts for N25Q064A13EF640F