Z8523008PSG Zilog, Z8523008PSG Datasheet - Page 38

IC 8MHZ ESCC 40-DIP

Z8523008PSG

Manufacturer Part Number
Z8523008PSG
Description
IC 8MHZ ESCC 40-DIP
Manufacturer
Zilog
Datasheet

Specifications of Z8523008PSG

Controller Type
Serial Communications Controller (SCC)
Interface
Bus
Voltage - Supply
4.5 V ~ 5.5 V
Current - Supply
4mA
Operating Temperature
0°C ~ 70°C
Mounting Type
Through Hole
Package / Case
40-DIP (0.620", 15.75mm)
Operating Supply Voltage
5 V
Supply Current (max)
9 mA
Maximum Operating Temperature
+ 70 C
Minimum Operating Temperature
0 C
Mounting Style
Through Hole
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
269-3917
Z8523008PSG

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
Z8523008PSG
Manufacturer:
Zilog
Quantity:
177
Table 5. Z80230 Register Map (Shift Left Mode)
PS005303-0907
AD5
0
0
0
0
0
0
0
0
0
0
0
0
AD4
0
0
0
0
0
0
0
0
1
1
1
1
bits are decoded to form the register address. This bit is placed in this register to simplify
programming when the current state of the Shift right/Shift Left bit is not known.
A hardware reset forces SHIFT LEFT mode where the address is decoded from
AD5–AD0. In SHIFT RIGHT mode, the address is decoded from AD4–AD0. The Shift
Right/Shift Left bit is written using a command to make the software writing to WR0 inde-
pendent of the state of the Shift Right/Shift Left bit.
While in the SHIFT LEFT mode, the register address is placed on AD4–AD0 and the
Channel Select bit A/B, is decoded from AD5. In SHIFT RIGHT mode, the register
address is again placed on AD4–AD1 but the Channel Select A/B is decoded from AD0.
Since Z80230 does not contain 16 read registers, the decoding of the read registers is not
complete; this state is indicated in Tables 4 and 5 by parentheses around the register name.
These addresses may also be used to access the read registers. The Z80230 contains only
one WR2 and WR9; these registers may be written from either channel.
SHIFT LEFT mode is used when Channel A and B are programmed differently. Using
SHIFT LEFT mode allows the software to sequence through the registers of one channel
at a time. The SHIFT RIGHT mode is used when the channels are programmed the same.
By incrementing the address, the user can program the same data value into both Channel
A and Channel B registers.
Table 5
AD3
provides details of the Z80X30 Register Map in SHIFT LEFT Mode.
0
0
0
0
1
1
1
1
0
0
0
0
AD2
0
0
1
1
0
0
1
1
0
0
1
1
AD1
0
1
0
1
0
1
0
1
0
1
0
1
WR10B
WR11B
WR1B
WR3B
WR4B
WR5B
WR6B
WR7B
WR8B
WR08
Write
WR2
WR9
WR15 D2=0
(RR13B)
(RR15B)
(RR0B)
(RR1B)
RR10B
RR0B
RR1B
RR2B
RR3B
RR6B
RR7B
RR8B
80230
WR15 D2=1
Product Specification
(RR13B)
(RR15B)
(RR0B)
(RR1B)
(RR2B)
(RR3B)
RR10B
80230
RR0B
RR1B
RR2B
RR3B
RR8B
Z85230/Z80230
WR15 D2=1
WR7’ D6=1
Programming
(WR10B)
(WR4B)
(WR5B)
(WR3B)
RR10B
80230
RR1B
RR2B
RR3B
RR6B
RR7B
RR8B
RR08
33

Related parts for Z8523008PSG