Z8523008PSG Zilog, Z8523008PSG Datasheet - Page 32

IC 8MHZ ESCC 40-DIP

Z8523008PSG

Manufacturer Part Number
Z8523008PSG
Description
IC 8MHZ ESCC 40-DIP
Manufacturer
Zilog
Datasheet

Specifications of Z8523008PSG

Controller Type
Serial Communications Controller (SCC)
Interface
Bus
Voltage - Supply
4.5 V ~ 5.5 V
Current - Supply
4mA
Operating Temperature
0°C ~ 70°C
Mounting Type
Through Hole
Package / Case
40-DIP (0.620", 15.75mm)
Operating Supply Voltage
5 V
Supply Current (max)
9 mA
Maximum Operating Temperature
+ 70 C
Minimum Operating Temperature
0 C
Mounting Style
Through Hole
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
269-3917
Z8523008PSG

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
Z8523008PSG
Manufacturer:
Zilog
Quantity:
177
PS005303-0907
DPLL Counter Tx Clock Source
Read Register 0 Status Latched During Read Cycle
DPLL CLK
synchronous frame is guaranteed to generate two TBE interrupts even if a Reset Transmit
Buffer Interrupt command for the data created interrupt is issued after the CRC interrupt
occurs (Time A in
if the EOM latch resets before the end of the frame.
When the DPLL is selected as the transmit clock source, the DPLL counter output is the
DPLL source clock divided by the appropriate divisor for the programmed data encoding
format. In FM mode (FM0 or FM1), the DPLL counter output signal is the input frequency
divided by 16.
In NRZI mode, the DPLL counter output signal is the input clock cycle divided by 32.
This feature provides a jitter-free output signal that replaces the DPLL transmit clock out-
put as the transmit clock source. This action has no effect on the use of the DPLL as the
receive clock source (see
The contents of Read Register 0, RR0 is latched during a Read operation. The ESCC pre-
vents the contents of RR0 from changing during a Read operation. But, the SCC allows
the status of RR0 to change while reading the register and may require reading RR0 twice.
The contents of RR0 is updated after the rising edge of RD signal.
TxIP Bit
TxBE
Input
Data
Figure
Data
Input Frequency Divided by 16 (FM0 or FM1)
Input Clock Cycle Divided by 32 for NRZI
TxIP 1
Figure 14. DPLL Outputs
Figure 13. TxIP Latching
DPLL Counter
Figure
13). Two
DPLL
CRC1
14).
Reset TBE
CRC2
commands are required. The TxIP latches
DPLL Output to Receiver
DPLL Output to Transmitter
Flag
Time A
TxIP 2
Z80230/Z85230 Enhancements
Product Specification
Z85230/Z80230
27

Related parts for Z8523008PSG