EP1S20F780I6N Altera, EP1S20F780I6N Datasheet - Page 774

IC STRATIX FPGA 20K LE 780-FBGA

EP1S20F780I6N

Manufacturer Part Number
EP1S20F780I6N
Description
IC STRATIX FPGA 20K LE 780-FBGA
Manufacturer
Altera
Series
Stratix®r
Datasheets

Specifications of EP1S20F780I6N

Number Of Logic Elements/cells
18460
Number Of Labs/clbs
1846
Total Ram Bits
1669248
Number Of I /o
586
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
780-FBGA
Family Name
Stratix
Number Of Logic Blocks/elements
18460
# I/os (max)
586
Frequency (max)
450.05MHz
Process Technology
0.13um (CMOS)
Operating Supply Voltage (typ)
1.5V
Logic Cells
18460
Ram Bits
1669248
Operating Supply Voltage (min)
1.425V
Operating Supply Voltage (max)
1.575V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
780
Package Type
FC-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1S20F780I6N
Manufacturer:
ALTERA
Quantity:
3 000
Part Number:
EP1S20F780I6N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S20F780I6N
Manufacturer:
ALTERA
0
Device Configuration Pins
11–56
Stratix Device Handbook, Volume 2
DATA[7..1]
DATA7
nWS
Table 11–15. Dedicated Configuration Pins on the Stratix or Stratix GX Device
Pin Name
I/O
I/O
I/O
User Mode
Parallel
configuration
schemes
(FPP and
PPA)
PPA
PPA
Configuration
Scheme
Inputs
Bidirectional In the PPA configuration scheme, the
Input
Pin Type
Data inputs. Byte-wide configuration data is
presented to the target device on
DATA[7..0]
these pins are dependent on the V
I/O banks that they reside in.
In serial configuration schemes, they function
as user I/Os during configuration, which means
they are tri-stated.
After PPA or FPP configuration,
are available as a user I/Os and the state of
these pin depends on the Dual-Purpose Pin
settings.
pin presents the
signal has been strobed low. The V
levels for this pin are dependent on the V
of the I/O bank that it resides in.
In serial configuration schemes, it functions as
a user I/O during configuration, which means it
is tri-stated.
After PPA configuration,
a user I/O and the state of this pin depends on
the Dual-Purpose Pin settings.
Write strobe input. A low-to-high transition
causes the device to latch a byte of data on the
DATA[7..0]
In non-PPA schemes, it functions as a user I/O
during configuration, which means it is tri-
stated.
After PPA configuration,
user I/O and the state of this pin depends on
the Dual-Purpose Pin settings.
. The V
pins.
RDYnBSY
Description
(Part 6 of 8)
I H
DATA7
and V
nWS
signal after the
Altera Corporation
is available as a
I L
DATA[7..1]
is available as
levels for
C C I O
I L
July 2005
and V
DATA7
of the
C C I O
nRS
I L

Related parts for EP1S20F780I6N