EP1S20F780I6N Altera, EP1S20F780I6N Datasheet - Page 770

IC STRATIX FPGA 20K LE 780-FBGA

EP1S20F780I6N

Manufacturer Part Number
EP1S20F780I6N
Description
IC STRATIX FPGA 20K LE 780-FBGA
Manufacturer
Altera
Series
Stratix®r
Datasheets

Specifications of EP1S20F780I6N

Number Of Logic Elements/cells
18460
Number Of Labs/clbs
1846
Total Ram Bits
1669248
Number Of I /o
586
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
780-FBGA
Family Name
Stratix
Number Of Logic Blocks/elements
18460
# I/os (max)
586
Frequency (max)
450.05MHz
Process Technology
0.13um (CMOS)
Operating Supply Voltage (typ)
1.5V
Logic Cells
18460
Ram Bits
1669248
Operating Supply Voltage (min)
1.425V
Operating Supply Voltage (max)
1.575V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
780
Package Type
FC-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1S20F780I6N
Manufacturer:
ALTERA
Quantity:
3 000
Part Number:
EP1S20F780I6N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S20F780I6N
Manufacturer:
ALTERA
0
Device Configuration Pins
11–52
Stratix Device Handbook, Volume 2
nIO_PULLUP
MSEL
nCONFIG
Table 11–15. Dedicated Configuration Pins on the Stratix or Stratix GX Device
Pin Name
[2..0]
N/A
N/A
N/A
User Mode
All
All
All
Configuration
Scheme
Input
Input
Input
Pin Type
Dedicated input that chooses whether the
internal pull-ups on the user I/Os and dual-
purpose I/Os (
RDYnBSY
INIT_DONE
off before and during configuration. A logic high
(1.5-V, 1.8-V, 2.5-V, 3.3-V) turns off the weak
internal pull-ups, while a logic low turns them
on.
The
V
resistor that is always active.
3-bit configuration input that sets the Stratix or
Stratix GX device configuration scheme. See
Table 11–2
These pins can be connected to V
I/O bank they reside in or ground. This pin uses
Schmitt trigger input buffers.
Configuration control input. Pulling this pin low
during user-mode causes the FPGA to lose its
configuration data, enter a reset state, tri-state
all I/O pins. Returning this pin to a logic high
level initiates a reconfiguration.
If your configuration scheme uses an
enhanced configuration device or EPC2
device,
to the configuration device’s
pin. This pin uses Schmitt trigger input buffers.
C C I N T
nIO_PULLUP
nCONFIG
and has an internal 2.5 k pull-down
,
nCS
for the appropriate connections.
,
DEV_OE
DATA[7..0]
,
CS
Description
can be tied directly to V
,
input buffer is powered by
RUnLU
(Part 2 of 8)
,
DEV_CLR
Altera Corporation
,
PGM[]
nINIT_CONF
,
nWS
) are on or
C C I O
,
,
nRS
CLKUSR
July 2005
of the
,
C C
or
,

Related parts for EP1S20F780I6N