EP1S20F780I6N Altera, EP1S20F780I6N Datasheet - Page 519

IC STRATIX FPGA 20K LE 780-FBGA

EP1S20F780I6N

Manufacturer Part Number
EP1S20F780I6N
Description
IC STRATIX FPGA 20K LE 780-FBGA
Manufacturer
Altera
Series
Stratix®r
Datasheets

Specifications of EP1S20F780I6N

Number Of Logic Elements/cells
18460
Number Of Labs/clbs
1846
Total Ram Bits
1669248
Number Of I /o
586
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
780-FBGA
Family Name
Stratix
Number Of Logic Blocks/elements
18460
# I/os (max)
586
Frequency (max)
450.05MHz
Process Technology
0.13um (CMOS)
Operating Supply Voltage (typ)
1.5V
Logic Cells
18460
Ram Bits
1669248
Operating Supply Voltage (min)
1.425V
Operating Supply Voltage (max)
1.575V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
780
Package Type
FC-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1S20F780I6N
Manufacturer:
ALTERA
Quantity:
3 000
Part Number:
EP1S20F780I6N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S20F780I6N
Manufacturer:
ALTERA
0
Figure 5–34. HyperTransport & LVPECL Differential Termination
Altera Corporation
July 2005
Transmitter
Differential
Figure 5–33. LVDS Differential On-Chip Termination
HyperTransport & LVPECL Differential Termination
HyperTransport and LVPECL I/O standards are terminated by an
external 100- resistor on the input pin.
with differential termination for the HyperTransport or LVPECL I/O
standard.
PCML Differential Termination
The PCML I/O technology is an alternative to the LVDS I/O technology,
and use an external voltage source (V
input side and a pair of 50- resistors on the output side.
shows the device with differential termination for PCML I/O standard.
LVDS Transmitter
Z
Z
0
0
= 50 Ω
= 50 Ω
High-Speed Differential I/O Interfaces in Stratix Devices
R
D
Z
Z
0
0
= 50 Ω
= 50 Ω
Differential Receiver
TT
Stratix Device Handbook, Volume 2
), a pair of 100- resistors on the
Figure 5–34
On-Chip 100-Ω Termination
R
LVDS Receiver with
D
shows the device
Figure 5–35
5–47

Related parts for EP1S20F780I6N