XC56309VL100A Freescale Semiconductor, XC56309VL100A Datasheet - Page 87

IC DSP 24BIT 100MHZ 196-MAPBGA

XC56309VL100A

Manufacturer Part Number
XC56309VL100A
Description
IC DSP 24BIT 100MHZ 196-MAPBGA
Manufacturer
Freescale Semiconductor
Series
DSP563xxr
Type
Fixed Pointr
Datasheets

Specifications of XC56309VL100A

Interface
Host Interface, SSI, SCI
Clock Rate
100MHz
Non-volatile Memory
ROM (576 B)
On-chip Ram
24kB
Voltage - I/o
3.30V
Voltage - Core
3.30V
Operating Temperature
-40°C ~ 100°C
Mounting Type
Surface Mount
Package / Case
196-MAPBGA
Device Core Size
24b
Format
Fixed Point
Clock Freq (max)
100MHz
Mips
100
Device Input Clock Speed
100MHz
Ram Size
102KB
Operating Supply Voltage (typ)
3.3V
Operating Supply Voltage (min)
3V
Operating Supply Voltage (max)
3.6V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
196
Package Type
MA-BGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC56309VL100A
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
XC56309VL100AR2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Freescale Semiconductor
Note:
Number
21–19
Bit
When DTM = 001 or 101, some peripherals can generate a second DMA request while the DMA controller is still
processing the first request (see the description of the DRS bits).
Bit Name
DTM
Table 4-11. DMA Control Register (DCR) Bit Definitions (Continued)
Reset
Value
0
DMA Transfer Mode
Specify the operating modes of the DMA channel, as follows:
DTM[2–0
000
001
010
011
100
101
110
111
]
DSP56309 User’s Manual, Rev. 1
Trigger
request
request
request
request
request
DE
Cleared
After
Yes
Yes
Yes
Yes
DE
No
No
Block Transfer—DE enabled and DMA request
initiated. The transfer is complete when the counter
decrements to zero and the DMA controller reloads the
counter with the original value.
Word Transfer—A word-by-word block transfer (length
set by the counter) that is DE enabled. The transfer is
complete when the counter decrements to zero and the
DMA controller reloads the counter with the original
value.
Line Transfer—A line by line block transfer (length set
by the counter) that is DE enabled. The transfer is
complete when the counter decrements to zero and the
DMA controller reloads the counter with the original
value.
Block Transfer—The DE-initiated transfer is complete
when the counter decrements to zero and the DMA
controller reloads the counter with the original value.
Block Transfer—The transfer is enabled by DE and
initiated by the first DMA request. The transfer is
completed when the counter decrements to zero and
reloads itself with the original value. The DE bit is not
cleared at the end of the block, so the DMA channel
waits for a new request.
NOTE: The DMA End-of-Block-Transfer Interrupt
cannot be used in this mode.
Word Transfer—The transfer is enabled by DE and
initiated by every DMA request. When the counter
decrements to zero, it is reloaded with its original
value. The DE bit is not automatically cleared, so the
DMA channel waits for a new request.
NOTE: The DMA End-of-Block-Transfer Interrupt
cannot be used in this mode.
Description
Reserved
Reserved
DMA Control Registers 5–0 (DCR[5–0])
Transfer Mode
4-29

Related parts for XC56309VL100A