HD6417020SVX12I Renesas Electronics America, HD6417020SVX12I Datasheet - Page 259

IC SUPERH MPU ROMLESS 100TQFP

HD6417020SVX12I

Manufacturer Part Number
HD6417020SVX12I
Description
IC SUPERH MPU ROMLESS 100TQFP
Manufacturer
Renesas Electronics America
Series
SuperH® SH7020r
Datasheet

Specifications of HD6417020SVX12I

Core Processor
SH-1
Core Size
32-Bit
Speed
12.5MHz
Connectivity
EBI/EMI, SCI
Peripherals
DMA, POR, PWM, WDT
Number Of I /o
32
Program Memory Type
ROMless
Ram Size
1K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 5.5 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
100-TQFP, 100-VQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Program Memory Size
-
Data Converters
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6417020SVX12I
Manufacturer:
HITACHI/日立
Quantity:
20 000
Part Number:
HD6417020SVX12IV
Manufacturer:
RENESAS
Quantity:
63
Part Number:
HD6417020SVX12IV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Note: Undefined
Bit 2: OVIE
0
Bit 1: IMIEB
0
1
Bit 0: IMIEA
0
1
10.3
10.3.1
The timer counters (TCNT), general registers A and B (GRA, GRB), and buffer registers A and B
(BRA, BRB) are 16-bit registers. The SH CPU can access these registers a word at a time using a
16-bit data bus. Byte access is also possible. Read and write operations performed on the TCNT in
word units are shown in figures 10.6 and 10.7. Byte-unit read and write operations on TCNTH and
TCNTL are shown in figures 10.8–10.11.
Bits 7–3 (reserved): Bit 7 is read as undefined. Bits 6–3 are always read as 1. The write value
to bit 7 should be 0 or 1. The write value to bits 6–3 should always be 1.
Bit 2 (overflow interrupt enable (OVIE)): When the TSR overflow flag (OVF) is set to 1,
OVIE enables or disables interrupt requests from the OVF.
Bit 1 (input capture/compare match interrupt enable B (IMIEB)): When the IMFB bit of the
TSR is set to 1, IMIEB enables or disables the interrupt requests from the IMFB.
Bit 0 (input capture/compare match interrupt enable A (IMIEA)): When the IMFA bit of the
TSR is set to 1, IMIEA enables or disables the interrupt requests from the IMFA.
1
Initial value:
Bit name:
CPU Interface
16-Bit Accessible Registers
R/W:
Bit:
7
*
Description
Disables interrupt requests by the IMFA (IMIA) (initial value)
Enables interrupt requests from the IMFA (IMIA)
Description
Disables interrupt requests by the OVF (initial value)
Enables interrupt requests from the OVF
Description
Disables interrupt requests by the IMFB (IMIB) (initial value)
Enables interrupt requests from the IMFB (IMIB)
6
1
5
1
4
1
3
1
OVIE
R/W
2
0
IMIEB
R/W
RENESAS 241
1
0
IMIEA
R/W
0
0

Related parts for HD6417020SVX12I