zl50118gag2 Zarlink Semiconductor, zl50118gag2 Datasheet - Page 90

no-image

zl50118gag2

Manufacturer Part Number
zl50118gag2
Description
32 Channel 1 T1/e1 Cesop Processor With Single Ethernet Interface
Manufacturer
Zarlink Semiconductor
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ZL50118GAG2
Manufacturer:
ZARLINK
Quantity:
400
In Summary:
14.1.1
The GMII interface passes data to and from the ZL5011x with their related transmit and receive clocks. It is
therefore recommended that the trace lengths for transmit related signals and their clock and the receive related
signals and their clock are kept to the same length. By doing this the skew between individual signals and their
related clock will be minimized.
14.1.2
Although the data rate of this interface is low the outputs edge speeds share the characteristics of the higher data
rate outputs and therefore must be treated with the same care extended to the other interfaces with particular
reference to the lower stream numbers which support the higher data rates. The TDM interface has numerous
clocking schemes and as a result of this the input clock traces to the ZL5011x devices should be treated with care.
14.1.3
Particular effort should be made to minimize crosstalk from ZL5011x outputs and ensuring fast rise time to these
inputs.
In Summary:
Place series termination resistors as close to the pins as possible
minimize output capacitance
Keep common interface traces close to the same length to avoid skew
Protect input clocks and signals from crosstalk
Place series termination resistors as close to the pins as possible
minimize output capacitance
Keep common interface traces close to the same length to avoid skew
Protect input clocks and signals from crosstalk
GMAC Interface - Special Considerations During Layout
TDM Interface - Special Considerations During Layout
Summary
ZL50115/16/17/18/19/20
Zarlink Semiconductor Inc.
90
Data Sheet

Related parts for zl50118gag2