HYB18T1G160BF-5 Qimonda, HYB18T1G160BF-5 Datasheet - Page 61

IC DDR2 SDRAM 1GBIT 84TFBGA

HYB18T1G160BF-5

Manufacturer Part Number
HYB18T1G160BF-5
Description
IC DDR2 SDRAM 1GBIT 84TFBGA
Manufacturer
Qimonda
Datasheet

Specifications of HYB18T1G160BF-5

Format - Memory
RAM
Memory Type
DDR2 SDRAM
Memory Size
1G (64M x 16)
Speed
200MHz
Interface
Parallel
Voltage - Supply
1.7 V ~ 1.9 V
Operating Temperature
0°C ~ 95°C
Package / Case
84-TFBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
675-1018-2
7.3
Generally, jitter is defined as “the short-term variation of a signal with respect to its ideal position in time”. The following table
provides an overview of the terminology.
Rev. 1.3, 2007-07
03062006-ZNH8-HURV
Symbol
t
t
t
t
t
t
CK.AVG
JIT.PER
JIT
JIT.CC
JIT
ERR.2PER
(PER, LCK)
(CC, LCK)
Parameter
Average clock period
Clock-period jitter
Clock-period jitter
during DLL-locking
period
Cycle-to-cycle clock
period jitter
Cycle-to-cycle clock
period jitter during
DLL-locking period
Cumulative error
across 2 cycles
Jitter Definition and Clock Jitter Specification
Description
t
200-cycle window:
N = 200
t
t
t
t
t
period only.
t
t
consecutive clock cycles:
t
t
t
t
period only.
t
t
from
n = 2 for
where i = 1 to 200
tERR 2per
CK.AVG
JIT.PER
JIT.PER
JIT.PER
JIT.PER
JIT
JIT
JIT.CC
JIT.CC
JIT.CC
JIT.CC
JIT
JIT
ERR.2PER
tCK.AVG
(PER,LCK) uses the same definition as
(PER,LCK) is not guaranteed through final production testing.
(CC,LCK) uses the same definition as
(CC,LCK) is not guaranteed through final production testing.
t
CK.AVG
is defined as the absolute difference in clock period between two
= Max of ABS{
defines the cycle- to- cycle jitter when the DLL is already locked.
is not guaranteed through final production testing.
is defined as the largest deviation of any single
= Min/Max of {
defines the single-period jitter when the DLL is already locked.
is not guaranteed through final production testing.
is calculated as the average clock period within any consecutive
(
t
is defined as the cumulative error across 2 consecutive cycles
ERR
:
(2per)
=
)
=
--- - .
N
1
61
t
t
CKi+1
CKi
i
j
Average Clock and Jitter Symbols and Definition
+
j
N
=
n 1
=
1
t
i
tCK
CK.AVG
t
CKi
tCK
}
j
} where i = 1 to 200
j
1-Gbit Double-Data-Rate-Two SDRAM
n
t
HY[B/I]18T1G[40/80/16]0B[C/F](L/V)
JIT.CC
t
JIT.PER
×
tCK avg
during the DLL-locking
, during the DLL-locking
(
t
CK
)
from
Internet Data Sheet
t
CK.AVG
TABLE 57
:
(1)
(2)
Units
ps
ps
ps
ps
ps
ps

Related parts for HYB18T1G160BF-5