XRT83SL38ES Exar, XRT83SL38ES Datasheet - Page 63

no-image

XRT83SL38ES

Manufacturer Part Number
XRT83SL38ES
Description
Peripheral Drivers & Components - PCIs 8 CHT1/E1LIUSH
Manufacturer
Exar
Datasheet

Specifications of XRT83SL38ES

Product Category
Peripheral Drivers & Components - PCIs
Rohs
yes
REV. 1.0.2
R
EGISTER
00000110
00010110
00100110
01000110
01010110
00110110
01100110
01110110
B
D7
D6
D5
D4
D3
D2
D1
D0
IT
A
#
DDRESS
OCTAL T1/E1/J1 SH TRANSCEIVER WITH CLOCK RECOVERY AND JITTER ATTENUATOR
C
C
C
C
C
C
C
C
C
QRPDIS_n
NLCDIS_n
RLOSIS_n
DMOIS_n
AISDIS_n
Reserved
LCVIS_n
HANNEL
FLSIS_n
HANNEL
HANNEL
HANNEL
HANNEL
HANNEL
HANNEL
HANNEL
HANNEL
N
AME
T
ABLE
_n
_0
_1
_2
_3
_4
_5
_6
_7
25: M
Driver Monitor Output Interrupt Status: This bit is set to a
“1” every time the DMO status has changed since last read.
N
FIFO Limit Interrupt Status: This bit is set to a “1” every time
when FIFO Limit (Read/Write pointer with +/- 3 bits apart) sta-
tus has changed since last read.
N
Line Code Violation Interrupt Status: This bit is set to a “1”
every time when LCV status has changed since last read.
N
Network Loop-Code Detection Interrupt Status: This bit is
set to a “1” every time when NLCD status has changed since
last read.
N
AIS Detection Interrupt Status: This bit is set to a “1” every
time when AISD status has changed since last read.
N
Receive Loss of Signal Interrupt Status: This bit is set to a
“1” every time RLOS status has changed since last read.
N
Quasi-Random Pattern Detection Interrupt Status: This bit
is set to a “1” every time when QRPD status has changed
since last read.
N
OTE
OTE
OTE
OTE
OTE
OTE
OTE
ICROPROCESSOR
: This bit is reset upon read.
: This bit is reset upon read.
: This bit is reset upon read.
: This bit is reset upon read.
: This bit is reset upon read.
: This bit is reset upon read.
: This bit is reset upon read.
61
R
EGISTER
F
UNCTION
#6, B
IT
D
ESCRIPTION
R
EGISTER
T
RUR
RUR
RUR
RUR
RUR
RUR
RUR
XRT83SL38
RO
YPE
R
V
ALUE
ESET
0
0
0
0
0
0
0
0

Related parts for XRT83SL38ES