LAN91C96I_07 SMSC [SMSC Corporation], LAN91C96I_07 Datasheet - Page 33

no-image

LAN91C96I_07

Manufacturer Part Number
LAN91C96I_07
Description
Non-PCI Single-Chip Full Duplex Ethernet Controller
Manufacturer
SMSC [SMSC Corporation]
Datasheet
Non-PCI Single-Chip Full Duplex Ethernet Controller
7.1
SMSC DS – LAN91C96I
I/O Space Access
The address is determined by the Ethernet I/O Base Registers. The Ethernet I/O space can be configured
as an 8 or 16 bit I/O space, and is similar to the LAN91C94, LAN91C92, etc. I/O space mapping. To limit
the I/O space requirements to 16 locations, the registers are Split into 4 banks in Local Bus mode. The last
word of the I/O area is shared by all banks and can be used to change the bank in use. Banks 0 through 3
functionally correspond to the LAN91C94 banks.
Registers are described using the following convention:
OFFSET - Defines the address offset within the IOBASE where the register can be accessed at, provided
the bank select has the appropriate value. The offset specifies the address of the even byte (bits 0-7) or
the address of the complete word. The odd byte can be accessed using address (offset + 1).
Some registers (e.g. the Interrupt Ack. or the Interrupt Mask) are functionally described as two eight bit
registers. In such case, the offset of each one is independently specified.
Regardless of the functional description, when the LAN91C96I is in 16 bit mode, all registers can be
accessed as words or bytes.
RST Val - The default bit values upon hard reset are highlighted below each register.
BIT 15
BIT 7
RST
RST
Val
Val
OFFSET
E
BIT14
BIT 6
RST
RST
Val
Val
BIT 13
BANK SELECT
BIT 5
RST
RST
Val
Val
REGISTER
NAME
DATASHEET
BIT 12
BIT 4
RST
RST
Val
Val
Page 33
BIT 11
BIT 3
RST
RST
READ/WRITE
Val
Val
TYPE
BIT 10
BIT 2
RST
RST
Val
Val
BIT 1
BIT9
RST
RST
Val
Val
SYMBOL
BSR
BIT 0
BIT8
RST
RST
Val
Val
Rev. 03-28-07

Related parts for LAN91C96I_07