ox16pci958 Oxford Electrical Products, ox16pci958 Datasheet - Page 13

no-image

ox16pci958

Manufacturer Part Number
ox16pci958
Description
Octal Uart With Interface
Manufacturer
Oxford Electrical Products
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ox16pci958-PQAG
Manufacturer:
RICHTEK
Quantity:
12 000
Part Number:
ox16pci958-PQAGV
Manufacturer:
OXFORD
Quantity:
20 000
OXFORD SEMICONDUCTOR LTD.
Base Address Register 4
This base address register is for a mapping of
64 bytes in 32-bit memory space (non-
prefetchable memory). Accesses made to the
memory range defined by this BAR map to
internal UARTs at internal addresses 80h-BFh.
Base Address Register 5
This base address register is for a mapping of
16 bytes in 32-bit memory space (non-
prefetchable memory). Accesses made to the
memory range defined by this BAR map to
internal addresses C0h-CFh.
Cardbus CIS Pointer
Hard-wired to zero, as this device is not for
use in CardBus applications.
Subsystem Device ID Register
This register is read-only via configuration
accesses, and returns the current value of the
SDID register.
Subsystem Vendor ID register
This register is read-only via configuration
accesses, and returns the current value of the
SVID register.
Expansion ROM Base Address Register
Hard-wired to zero.
Capabilities Pointer
This register is read-only and always returns
40h, as this is where the power management
registers are located.
Max_lat Register
Read-only register which always returns 00h.
(Not relevant for target-only PCI devices)
Min_gnt Register
Read-only register which always returns 00h.
(Not relevant for target-only PCI devices)
DS-0022 Nov 05
External—Free Release
Interrupt Pin Register
This register is read-only via configuration
accesses, but may be set to either 00h or 01h
using local-register access via BAR0, BAR1 or
EEPROM configuration. It is set to 01h
following a PCI reset.
Interrupt Line Register
This register is read-write accessible via
configuration accesses. It is set to 00h
following a PCI reset.
Power-Management Registers
The Power Management Capabilities register
is read-only via configuration accesses. It
provides the host system with information on
the power-management capabilities of the PCI
device and returns the current value of the
PMC register. It is set to a generic-configured
value following a PCI reset.
This register is mostly just for the passing of
power management information to the host
system, but two of the fields also have an
affect on the operation of the block:
Bits
10
9
Description
0—writing 10b to the PowerState bits in
PMCSR (see below) leaves PowerState
unchanged
0—writing 01b to the PowerState bits in
the PMCSR (see below) leaves
PowerState unchanged
OX16PCI958 DATA SHEET
Page 13

Related parts for ox16pci958