SAM3S16C Atmel Corporation, SAM3S16C Datasheet - Page 887

no-image

SAM3S16C

Manufacturer Part Number
SAM3S16C
Description
Manufacturer
Atmel Corporation
Datasheet

Specifications of SAM3S16C

Flash (kbytes)
1024 Kbytes
Pin Count
100
Max. Operating Frequency
100 MHz
Cpu
Cortex-M3
# Of Touch Channels
39
Hardware Qtouch Acquisition
No
Max I/o Pins
79
Ext Interrupts
79
Usb Transceiver
1
Quadrature Decoder Channels
2
Usb Speed
Full Speed
Usb Interface
Device
Spi
3
Twi (i2c)
2
Uart
4
Ssc
1
Sd / Emmc
1
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
16
Adc Resolution (bits)
12
Adc Speed (ksps)
1000
Analog Comparators
1
Resistive Touch Screen
No
Dac Channels
2
Dac Resolution (bits)
12
Temp. Sensor
Yes
Crypto Engine
No
Sram (kbytes)
128
Self Program Memory
YES
External Bus Interface
1
Dram Memory
No
Nand Interface
Yes
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.8/3.3
Operating Voltage (vcc)
1.62 to 3.6
Fpu
No
Mpu / Mmu
Yes / No
Timers
6
Output Compare Channels
6
Input Capture Channels
6
Pwm Channels
4
32khz Rtc
Yes
Calibrated Rc Oscillator
Yes
38.6.4
11117B–ATARM–18-Oct-11
11117B–ATARM–18-Oct-11
PWM Event Lines
The PWM provides 2 independent event lines intended to trigger actions in other peripherals (in
particular for ADC (Analog-to-Digital Converter)).
A pulse (one cycle of the master clock (MCK)) is generated on an event line, when at least one
of the selected comparisons is matching. The comparisons can be selected or unselected inde-
pendently by the CSEL bits in the
Line x).
Figure 38-16. Event Line Block Diagram
CMPS0 (PWM_ISR2)
CSEL0 (PWM_ELMRx)
CMPS1 (PWM_ISR2)
CSEL1 (PWM_ELMRx)
CMPS2 (PWM_ISR2)
CSEL2 (PWM_ELMRx)
CMPS7 (PWM_ISR2)
CSEL7 (PWM_ELMRx)
“PWM Event Line x Register”
GENERATOR
PULSE
(PWM_ELMRx for the Event
Event Line x
SAM3S16
SAM3S16
845
845

Related parts for SAM3S16C