PNX1501E NXP Semiconductors, PNX1501E Datasheet - Page 152

no-image

PNX1501E

Manufacturer Part Number
PNX1501E
Description
Digital Signal Processors & Controllers (DSP, DSC) MEDIA PROCESSOR PNX15XX/266MHZ
Manufacturer
NXP Semiconductors
Datasheet

Specifications of PNX1501E

Product
DSPs
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Package / Case
SOT-795
Minimum Operating Temperature
0 C
Lead Free Status / Rohs Status
 Details
Other names
PNX1501E,557

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PNX1501E
Manufacturer:
PHILIPS
Quantity:
5
Part Number:
PNX1501E,557
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
PNX1501E/G
Manufacturer:
NXP Semiconductors
Quantity:
135
Part Number:
PNX1501E/G
Manufacturer:
MICROCHIP
Quantity:
12 000
Part Number:
PNX1501E/G
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Philips Semiconductors
Volume 1 of 1
12NC 9397 750 14321
Product data sheet
Figure 2:
extracted
for DFT
PLL Block Diagram
clk_in
(xtal_clk)
2.2.1 PLL Specification
Fin
100MHz F
A PLL consists of a Voltage Controlled Oscillator (VCO) and a Post Divide (PD)
circuit, as presented in
The frequency from the VCO, F
F
The bit width of N, M, P is 9, 5 and 2 bits respectively. The N, M and P bits are
programmable register bits in the Clock module control registers, PLL0_CTL and
PLL1_CTL. PLL2_CTL does not allow to control the P parameter since it is fixed to
‘1’, i.e. divides F
interface.
Remark: Using a value of 0 for either M or N could lead to undesirable behavior. For
that reason, setting either M or N to 0 will result in a value of 1 being used for both M
and N. Assuming the P value is set to 0, this will result in a PLL output frequency of 27
MHz.
PLL Limitations
The following equations must be met
General Recommendations
F
F
2MHz F
2MHz F
/M
VCO
VCO
out
5
Keep M with low values
=
Fpd
can be post divided by 1, 2, 4 and 8 according to the following equation:
=
F
---------- -
2
vco
27MHz
P
in
pd
vco
PD
150MHz
27MHz
600MHz
VCO
---- -
M
N
Rev. 2 — 1 December 2004
by 2, to ensure a 50% duty cycle clock on the DDR SDRAM
Figure
FILTER
PLL
LOOP
/N
2.
VCO
9
can be determined as follows:
VCO
© Koninklijke Philips Electronics N.V. 2002-2003-2004. All rights reserved.
Fvco
Chapter 5: The Clock Module
PNX15xx Series
/P
2
Fout
clk_out
(1)
(2)
(3)
(4)
(5)
5-8

Related parts for PNX1501E