ADV7341BSTZ Analog Devices Inc, ADV7341BSTZ Datasheet - Page 43

no-image

ADV7341BSTZ

Manufacturer Part Number
ADV7341BSTZ
Description
Manufacturer
Analog Devices Inc
Datasheet

Specifications of ADV7341BSTZ

Number Of Dac's
6
Adc/dac Resolution
12b
Screening Level
Industrial
Package Type
LQFP
Pin Count
64
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADV7341BSTZ
Manufacturer:
ADI
Quantity:
624
Part Number:
ADV7341BSTZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
ADV7341BSTZ-3
Manufacturer:
ADI
Quantity:
300
Part Number:
ADV7341BSTZ-3
Manufacturer:
ADI/亚德诺
Quantity:
20 000
SR7 to
SR0
0x8B
0x8C
0x8D
0x8E
0x8F
0x90
0x91
0x92
0x93
0x94
0x95
0x96
0x97
0x98
1
2
3
x = Logic 0 or Logic 1.
X = don’t care.
SD subcarrier frequency registers default to NTSC subcarrier frequency values.
SD Timing Register 1
Register
(applicable in master
modes only, that is,
Subaddress 0x8A,
Bit 0 = 1)
SD F
SD F
SD F
SD F
SD F
SD closed captioning
SD closed captioning
SD closed captioning
SD closed captioning
SD Pedestal Register 0
SD Pedestal Register 1
SD Pedestal Register 2
SD Pedestal Register 3
SC
SC
SC
SC
SC
Register 0
Register 1
Register 2
Register 3
phase
3
3
3
3
Bit Description
SD HSYNC width
SD HSYNC to VSYNC delay
SD HSYNC to VSYNC
rising edge delay (Mode 1
only)
SD VSYNC width (Mode 2
only)
SD HSYNC to pixel data
adjust
Subcarrier Frequency
Bits[7:0]
Subcarrier Frequency
Bits[15:8]
Subcarrier Frequency
Bits[23:16]
Subcarrier Frequency
Bits[31:24]
Subcarrier Phase Bits[9:2]
Extended data on even fie
lds
Extended data on even
fields
Data on odd fields
Data on odd fields
Pedestal on odd fields
Pedestal on odd fields
Pedestal on even fields
Pedestal on even fields
Rev. A | Page 43 of 108
7
0
0
1
1
x
x
x
x
x
x
x
x
x
17
25
17
25
6
0
1
0
1
x
x
x
x
x
x
x
x
x
16
24
16
24
5
X
X
0
0
1
1
x
x
x
x
x
x
x
x
x
15
23
15
23
2
X
2
Bit Number
4
0
1
0
1
0
1
x
x
x
x
x
x
x
x
x
14
22
14
22
x
x
x
x
x
x
3
0
0
1
1
x
x
x
13
21
13
21
1
2
0
1
0
1
x
x
x
x
x
x
x
x
x
12
20
12
20
1
0
0
1
1
x
x
x
x
x
x
x
x
x
11
19
11
19
0
0
1
0
1
x
x
x
x
x
x
x
x
x
10
18
10
18
Register Setting
t
t
t
t
t
t
t
t
t
t
One clock cycle.
Four clock cycles.
16 clock cycles.
128 clock cycles.
0 clock cycles.
One clock cycle
Two clock cycles.
Three clock cycles.
Subcarrier Frequency Bits[7:0]
.
Subcarrier Frequency Bits[15:8].
Subcarrier Frequency
Bits[23:16].
Subcarrier frequency
Bits[31:24].
Subcarrier Phase Bits[9:2].
Extended Data Bits[7:0].
Extended Data Bits[15:8].
Data Bits[7:0].
Data Bits[15:8].
Setting any of these bits to 1
disables the pedestal on the
line number indicated by the
bit settings.
a
a
a
a
b
b
b
b
c
c
=one clock cycle.
= four clock cycles.
= 16 clock cycles.
= 128 clock cycles.
= t
= t
= 0 clock cycles.
= four clock cycles.
= eight clock cycles.
= 18 clock cycles.
b.
b
+ 32 μs
ADV7340/ADV7341
Reset
Value
0x00
0x1F
0x7C
0xF0
0x21
0x00
0x00
0x00
0x00
0x00
0x00
0x00
0x00
0x00

Related parts for ADV7341BSTZ