ADV7341BSTZ Analog Devices Inc, ADV7341BSTZ Datasheet - Page 3

no-image

ADV7341BSTZ

Manufacturer Part Number
ADV7341BSTZ
Description
Manufacturer
Analog Devices Inc
Datasheet

Specifications of ADV7341BSTZ

Number Of Dac's
6
Adc/dac Resolution
12b
Screening Level
Industrial
Package Type
LQFP
Pin Count
64
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADV7341BSTZ
Manufacturer:
ADI
Quantity:
624
Part Number:
ADV7341BSTZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
ADV7341BSTZ-3
Manufacturer:
ADI
Quantity:
300
Part Number:
ADV7341BSTZ-3
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Copy Generation Management System ........................................ 77
SD Wide Screen Signaling .............................................................. 80
SD Closed Captioning .................................................................... 81
Internal Test Pattern Generation ................................................... 82
SD Timing ........................................................................................ 83
HD Timing ....................................................................................... 89
REVISION HISTORY
3/09—Rev. 0 to Rev. A
Changes to Features Section ............................................................ 1
Deleted Detailed Features Section, Changes to Table 1 ............... 4
Changes to Figure 1 ........................................................................... 5
Changes to Table 6 ............................................................................ 7
Added Digital Input/Output Specifications—1.8 V Section and
Table 7 ................................................................................................. 7
Changes to Digital Timing Specifications—3.3 V Section and
Table 8 ................................................................................................. 8
Added Table 9 .................................................................................... 9
Changes to MPU Port Timing Specifications Section,
Default Conditions .......................................................................... 10
Deleted Figure 20 ............................................................................ 19
Changes to Table 13 ........................................................................ 20
Changes to Table 15 ........................................................................ 21
Changes to MPU Port Description Section ................................. 28
Changes to I
Added Table 16 ................................................................................ 28
Added Figure 49 .............................................................................. 29
Changes to Table 17 ........................................................................ 30
Changes to Table 18 ........................................................................ 30
Changes to Table 21, 0x30 Bit Description .................................. 34
Added Table 23 ................................................................................ 36
Changes to Table 29 ........................................................................ 41
Changes to Table 30 ........................................................................ 42
Changes to Table 31, 0xA0 Register Name .................................. 44
Changes to Table 32 ........................................................................ 46
Added Table 33 ................................................................................ 46
Added Table 34 ................................................................................ 47
Changes to Standard Definition Only Section ............................ 48
SD CGMS ..................................................................................... 77
ED CGMS..................................................................................... 77
HD CGMS .................................................................................... 77
CGMS CRC Functionality ......................................................... 77
SD Test Patterns ........................................................................... 82
ED/HD Test Patterns .................................................................. 82
2
C Operation Section ................................................ 28
Rev. A | Page 3 of 108
 
 
 
 
 
 
 
 
 
 
 
 
Video Output Levels ....................................................................... 90
Video Standards .............................................................................. 94
Configuration Scripts ..................................................................... 96
Outline Dimensions ...................................................................... 108
Changes to Figure 57 ...................................................................... 51
Renamed Features Section to Design Features Section ............. 53
Changes to ED/HD Nonstandard Timing Mode Section .......... 53
Added HD Interlace External P_HSYNC and P_VSYNC
Considerations Section ................................................................... 54
Changes to SD Subcarrier Frequency Lock, Subcarrier Phase
Reset, and Timing Reset Section ................................................... 54
Changes to Subaddress 0x8C to Subaddress 0x8F Section ........ 56
Changes to Programming the F
Changes to Subaddress 0x82, Bit 4 Section ................................. 56
Added SD Manual CSC Matrix Adjust Feature Section ............ 59
Changes to Subaddress 0x9C to Subaddress 0x9F Section ........ 60
Changes to SD Brightness Detect Section ................................... 61
Changes to Figure 71 ...................................................................... 63
Added Sleep Mode Section ............................................................ 71
Changes to Pixel and Control Port Readback Section ............... 71
Changes to Reset Mechanism Section .......................................... 71
Added SD Teletext Insertion Section ........................................... 71
Added Figure 86 and Figure 87 ..................................................... 73
Added Unused Pins Section .......................................................... 73
Changes to Power Supply Sequencing Section ........................... 75
Changes to Figure 94 ...................................................................... 78
Changes to SD Wide Screen Signaling Section ........................... 80
Changes to Internal Test Pattern Generation Section ................ 82
Changes to SD Timing, Mode 0 (CCIR-656)—Slave Option
(Subaddress 0x8A = XXXXX000) Section .................................. 83
Added Configuration Scripts Section .......................................... 96
10/06—Revision 0: Initial Version
SD YPrPb Output Levels—SMPTE/EBU N10 ........................ 90
ED/HD YPrPb Output Levels ................................................... 91
SD/ED/HD RGB Output Levels ................................................ 92
SD Output Plots .......................................................................... 93
Standard Definition .................................................................... 96
Enhanced Definition ................................................................ 100
High Definition ......................................................................... 104
Ordering Guide ......................................................................... 108
SC
Section ................................... 56
ADV7340/ADV7341
 
 
 
 
 
 
 
 
 
 
 
 

Related parts for ADV7341BSTZ