ADAU1445YSVZ-3A-RL Analog Devices Inc, ADAU1445YSVZ-3A-RL Datasheet - Page 32

175MHZ SigmaDSP,2x8 SRCs

ADAU1445YSVZ-3A-RL

Manufacturer Part Number
ADAU1445YSVZ-3A-RL
Description
175MHZ SigmaDSP,2x8 SRCs
Manufacturer
Analog Devices Inc
Series
SigmaDSP®r
Type
Audio Processorr

Specifications of ADAU1445YSVZ-3A-RL

Applications
Automotive Audio
Mounting Type
Surface Mount
Package / Case
100-TQFP Exposed Pad, 100-eTQFP, 100-HTQFP, 100-VQFP
Format
Fixed Point
Program Memory Size
Not RequiredKB
Operating Supply Voltage (typ)
1.8/3.3V
Operating Temp Range
-40C to 105C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
100
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADAU1445YSVZ-3A-RL
Manufacturer:
Analog Devices Inc
Quantity:
10 000
ADAU1445/ADAU1446
Serial Clock Domains
There are 12 clock domains (pairs of LRCLKx and BCLKx pins)
available in the ADAU1445/ADAU1446. Of these, three are avail-
able exclusively to the serial data input ports, three are available
exclusively to the serial data output ports, and the remaining six
can be assigned to clock either input or output ports.
The ADAU1445 contains two 8-channel ASRCs, whereas the
ADAU1446 contains no ASRCs. However, all clock domain pins
are available on every IC in the ADAU1445/ADAU1446. In a
system with no sample rate conversion and with serial ports in
slave mode, at least two pairs of LRCLKx and BCLKx pins must
be connected: one pair for the input serial ports and one pair
for the output serial ports. If all serial ports are in master mode
and synchronous, then only one pair of LRCLKx and BCLKx pins
needs to be connected.
Figure 27 shows a simplified view of the assignment of clock
domains to the input and output sides of the chip. Note that
each clock domain comprises two signals, namely the BCLK
(bit clock) and LRCLK (frame clock). Therefore, the 12 clock
domains contain a total of 24 clock signals.
Each clock domain is capable of acting as a master or slave. For
this reason, all LRCLK and BCLK pins are bidirectional. In slave
mode, the LRCLK and BCLK pins receive clock signals from an
external source, such as a codec. In master mode, the LRCLK
and BCLK pins output clock signals to external slave ICs.
MASTER/SLAVE
SDATA_IN0
SDATA_IN1
SDATA_IN2
SDATA_IN3
SDATA_IN4
SDATA_IN5
SDATA_IN6
SDATA_IN7
SDATA_IN8
SELECT
Figure 27. Simplified Serial Clock Domain Assignment
SERIAL
PORTS
INPUT
(×9)
0 TO 2
2
6
2
2
Rev. A | Page 32 of 92
CLOCK DOMAINS
2
2
3 TO 8
(×12)
2
12
2
Although a clock domain in slave mode can clock an arbitrary
number of serial ports, a clock domain in master mode can only
clock a single serial port. For Clock Domains[2:0] and Clock
Domains[11:9], the corresponding serial port is fixed as an input
or output. For assignable clock domains (Clock Domains[8:3]),
the corresponding serial port can be either an input or output,
depending on the setting of the clock pad multiplexer register
(see Table 18 for more details).
Table 18. Master Mode Clock Domain Assignment
Clock
Domain
0
1
2
3
4
5
6
7
8
9
10
11
1
2
Depends on the setting of the clock pad multiplexer register (Address 0xE240).
2
9 TO 11
2
OUTPUT
SERIAL
PORTS
(×9)
6
2
Chip Pins
LRCLK0, BCLK0
LRCLK1, BCLK1
LRCLK2, BCLK2
LRCLK3, BCLK3
LRCLK4, BCLK4
LRCLK5, BCLK5
LRCLK6, BCLK6
LRCLK7, BCLK7
LRCLK8, BCLK8
LRCLK9, BCLK9
LRCLK10, BCLK10
LRCLK11, BCLK11
2
SDATA_OUT0
SDATA_OUT1
SDATA_OUT2
SDATA_OUT3
SDATA_OUT4
SDATA_OUT5
SDATA_OUT6
SDATA_OUT7
SDATA_OUT8
Serial Port
SDATA_IN0
SDATA_IN1
SDATA_IN2
SDATA_IN3 or SDATA_OUT3
SDATA_IN4 or SDATA_OUT4
SDATA_IN5 or SDATA_OUT5
SDATA_IN6 or SDATA_OUT6
SDATA_IN7 or SDATA_OUT7
SDATA_IN8 or SDATA_OUT8
SDATA_OUT0
SDATA_OUT1
SDATA_OUT2
1
1
1
1
1
1

Related parts for ADAU1445YSVZ-3A-RL