ATA5771-DK1 Atmel, ATA5771-DK1 Datasheet - Page 39

no-image

ATA5771-DK1

Manufacturer Part Number
ATA5771-DK1
Description
BOARD XMITTER FOR ATA5771 868MHZ
Manufacturer
Atmel
Type
Transmitterr
Datasheets

Specifications of ATA5771-DK1

Frequency
868MHz
Maximum Frequency
868 MHz
Supply Voltage (max)
4 V
Supply Voltage (min)
2 V
Supply Current
8.5 mA
Product
RF Development Tools
For Use With/related Products
ATA5771
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
4.9.10
4.9.10.1
4.9.10.2
9137E–RKE–12/10
Register Description
Oscillator Calibration Register – OSCCAL
Clock Prescale Register – CLKPR
The Oscillator Calibration Register is used to trim the Calibrated Internal RC Oscillator to
remove process variations from the oscillator frequency. A pre-programmed calibration value
is automatically written to this register during chip reset, giving the Factory calibrated fre-
quency as specified in
to change the oscillator frequency. The oscillator can be calibrated to frequencies as specified
in
Note that this oscillator is used to time EEPROM and Flash write accesses, and these write
times will be affected accordingly. If the EEPROM or Flash are written, do not calibrate to
more than 8.8 MHz. Otherwise, the EEPROM or Flash write may fail.
The CAL7 bit determines the range of operation for the oscillator. Setting this bit to 0 gives the
lowest frequency range, setting this bit to 1 gives the highest frequency range. The two fre-
quency ranges are overlapping, in other words a setting of OSCCAL = 0x7F gives a higher
frequency than OSCCAL = 0x80.
The CAL6..0 bits are used to tune the frequency within the selected range. A setting of 0x00
gives the lowest frequency in that range, and a setting of 0x7F gives the highest frequency in
the range.
• Bit 7 – CLKPCE: Clock Prescaler Change Enable
The CLKPCE bit must be written to logic one to enable change of the CLKPS bits. The CLK-
PCE bit is only updated when the other bits in CLKPR are simultaniosly written to zero.
CLKPCE is cleared by hardware four cycles after it is written or when the CLKPS bits are writ-
ten. Rewriting the CLKPCE bit within this time-out period does neither extend the time-out
period, nor clear the CLKPCE bit.
• Bits 6..4 – Res: Reserved Bits
These bits are reserved bits in the Atmel
• Bits 3..0 – CLKPS3..0: Clock Prescaler Select Bits 3 - 0
These bits define the division factor between the selected clock source and the internal sys-
tem clock. These bits can be written run-time to vary the clock frequency to suit the application
requirements. As the divider divides the master clock input to the MCU, the speed of all syn-
chronous peripherals is reduced when a division factor is used. The division factors are given
in
Bit
0x31 (0x51)
Read/Write
Initial Value
Bit
0x26 (0x46)
Read/Write
Initial Value
Table 8-1 on page
Table 4-12 on page
CLKPCE
CAL7
R/W
R/W
7
7
0
189. Calibration outside that range is not guaranteed.
40.
Table 8-1 on page
CAL6
R/W
R
6
6
0
Device Specific Calibration Value
CAL5
R/W
R
5
5
0
®
CAL4
189. The application software can write this register
ATtiny44V and will always read as zero.
R/W
R
4
0
4
CLKPS3
CAL3
R/W
R/W
3
3
Atmel ATA5771/73/74
CLKPS2
See Bit Description
CAL2
R/W
R/W
2
2
CLKPS1
CAL1
R/W
R/W
1
1
CLKPS0
CAL0
R/W
R/W
0
0
OSCCAL
CLKPR
39

Related parts for ATA5771-DK1