SAK-C505CA-4EM CA Infineon Technologies, SAK-C505CA-4EM CA Datasheet - Page 44

IC MCU 8BIT 32KB OTP MQFP-44-2

SAK-C505CA-4EM CA

Manufacturer Part Number
SAK-C505CA-4EM CA
Description
IC MCU 8BIT 32KB OTP MQFP-44-2
Manufacturer
Infineon Technologies
Series
C5xx/C8xxr
Datasheet

Specifications of SAK-C505CA-4EM CA

Core Processor
C500
Core Size
8-Bit
Speed
20MHz
Connectivity
CAN, EBI/EMI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
34
Program Memory Size
32KB (32K x 8)
Program Memory Type
OTP
Ram Size
1.25K x 8
Voltage - Supply (vcc/vdd)
4.25 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
44-BQFP
Data Bus Width
8 bit
Data Ram Size
1.25 KB
Interface Type
CAN, USART
Maximum Clock Frequency
20 MHz
Number Of Programmable I/os
34
Number Of Timers
3
Maximum Operating Temperature
+ 125 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 8 Channel
Packages
PG-MQFP-44
Max Clock Frequency
20.0 MHz
Sram (incl. Cache)
1.25 KByte
Can Nodes
1
A / D Input Lines (incl. Fadc)
8
Program Memory
32.0 KByte
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details
Other names
K505CA4EMCANP
K505CA4EMCAXT
SAK-C505CA-4EMCA
SAK-C505CA-4EMCAINTR
SAK-C505CA-4EMCATR
SAK-C505CA-4EMCATR
SAKC505CA4EMCAXT
SP000106397
10-Bit A/D Converter (C505A and C505CA only)
The C505A/C505CA includes a high performance / high speed 10-bit A/D-Converter (ADC) with 8
analog input channels. It operates with a successive approximation technique and uses self
calibration mechanisms for reduction and compensation of offset and linearity errors. The A/D
converter provides the following features:
The 10-bit ADC uses two clock signals for operation : the conversion clock f
input clock f
XTAL pins. The input clock f
frequency of 2 MHz. Therefore, the ADC clock prescaler must be programmed to a value which
assures that the conversion clock does not exceed 2 MHz. The prescaler ratio is selected by the
bits ADCL1 and ADCL0 of SFR ADCON1.
Figure 19
10-Bit A/D Converter Clock Selection
Data Sheet
– 8 multiplexed input channels (port 1), which can also be used as digital inputs/outputs
– 10-bit resolution
– Single or continuous conversion mode
– Internal start-of-conversion trigger capability
– Interrupt request generation after each conversion
– Using successive approximation conversion technique via a capacitor array
– Built-in hidden calibration of offset and linearity errors
MCU System Clock
Rate (f
12 MHz
16 MHz
20 MHz
2 MHz
6 MHz
8 MHz
IN
(=1/t
Condition:
f
OSC
OSC
IN
)
). f
f
ADC
ADC max
Clock Prescaler
IN
ADCL1
16
32
is derived from the C505 system clock f
8
4
is equal to f
f
[MHz]
12
16
20
IN
< 2 MHz
2
6
8
MUX
ADCL0
OSC
Prescaler
Ratio
f
Conversion Clock
IN
4
4
4
8
8
16
= f
The conversion f
40
OSC
Input Clock
=
CLP
f
[MHz]
0.5
1.5
2
1.5
2
1.25
1
ADC
C505/C505C/C505A/C505CA
f
ADC
f
IN
ADC
clock is limited to a maximum
ADCL1
0
0
0
0
0
1
OSC
Converter
A / D
MCS03635
which is applied at the
ADC
(=1/t
ADCL0
0
0
0
1
1
0
ADC
) and the
12.00

Related parts for SAK-C505CA-4EM CA