AT91RM9200-QU-002 Atmel, AT91RM9200-QU-002 Datasheet - Page 677

IC ARM9 MCU 208 PQFP

AT91RM9200-QU-002

Manufacturer Part Number
AT91RM9200-QU-002
Description
IC ARM9 MCU 208 PQFP
Manufacturer
Atmel
Series
AT91SAMr

Specifications of AT91RM9200-QU-002

Core Processor
ARM9
Core Size
16/32-Bit
Speed
180MHz
Connectivity
EBI/EMI, Ethernet, I²C, MMC, SPI, SSC, UART/USART, USB
Peripherals
POR
Number Of I /o
122
Program Memory Size
128KB (128K x 8)
Program Memory Type
ROM
Ram Size
48K x 8
Voltage - Supply (vcc/vdd)
1.65 V ~ 1.95 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
208-MQFP, 208-PQFP
Processor Series
AT91Rx
Core
ARM7TDMI
Data Bus Width
32 bit
Data Ram Size
16 KB
Interface Type
2-Wire, EBI, I2S, SPI, UART, USART
Maximum Clock Frequency
180 MHz
Number Of Programmable I/os
122
Number Of Timers
10 bit
Operating Supply Voltage
3 V to 3.6 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
JTRACE-ARM-2M, MDK-ARM, RL-ARM, ULINK2
Development Tools By Supplier
AT91SAM-ICE, AT91-ISP, AT91RM9200-EK
Minimum Operating Temperature
- 40 C
Eeprom Memory
0 Bytes
Input Output
122
Interface
EBI/EMI, UART/USART
Ios
122
Memory Type
ROM
Number Of Bits
32
Package Type
208-pin PQFP
Programmable Memory
128K Bytes
Timers
3-16-bit
Voltage, Range
1.65-1.95 V
Cpu Family
91R
Device Core
ARM920T
Device Core Size
32b
Frequency (max)
180MHz
Total Internal Ram Size
16KB
# I/os (max)
122
Number Of Timers - General Purpose
6
Operating Supply Voltage (typ)
1.8/3.3V
Operating Supply Voltage (max)
1.95/3.6V
Operating Supply Voltage (min)
1.65/3V
Instruction Set Architecture
RISC
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
208
For Use With
AT91SAM-ICE - EMULATOR FOR AT91 ARM7/ARM9
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Data Converters
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT91RM9200-QU-002
Manufacturer:
COSMO
Quantity:
12 000
Part Number:
AT91RM9200-QU-002
Manufacturer:
Atmel
Quantity:
1 680
Part Number:
AT91RM9200-QU-002
Manufacturer:
ATMEL
Quantity:
2 350
Part Number:
AT91RM9200-QU-002
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
AT91RM9200-QU-002
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
Company:
Part Number:
AT91RM9200-QU-002
Quantity:
2 200
Part Number:
AT91RM9200-QU-002-CQ
Manufacturer:
Atmel
Quantity:
3
41.9.2
41.10 SPI
41.10.1
41.10.2
41.10.3
41.10.4
1768I–ATARM–09-Jul-09
16-bit write access constraints
Slave Mode Receiver does not mask the highest data bits
No chip select configuration change before end of current transfer
NPCSx rises if no data is to be transmitted
Mode Fault does not allow more than one Master on Chip Select 0
None.
When at least two SMC_CSR registers are programmed as follows:
the associated NCSx signal is not asserted for the write access.
Problem Fix/Workaround
For registers programmed with wait states and 16-bit data bus width configuration, the BAT
fields in these registers must be programmed with the same value.
If the SPI receives a frame followed by 8 bits of data, the user needs to mask the highest byte of
the Receive Holding Register, as this data may be incorrect and not 0.
Problem Fix/Workaround
The user should implement the PDC. If the PDC is not implemented, the user should mask the
highest byte of the Receive Holding register.
If the SPI is programmed in Master Mode and in Fixed Peripheral Mode, and data is being sent
to a slave, the user has to wait for completion of the transfer before changing the slave number.
Programming a new slave number (PCS) and/or a new DLYBCS field locks the SPI on the cur-
rent slave.
Problem Fix/Workaround
The user should use the Variable Peripheral Mode.
If the SPI has sent all the data written in the SPI_TDR, the current NPCS rises immediately. This
might be inconvenient in the case of several SPI peripherals requiring their chip select line to
remain active until a complete data buffer has been transmitted. The PDC channel may be late
in providing data to be transmitted when bus latencies are too high.
Problem Fix/Workaround
For high-speed applications, the relevant PIO pins can be used to manage the data
transmission.
If Mode fault is disabled, Chip Select 0 cannot be driven by a component other than the SPI oth-
erwise the transfer does not occur.
Problem Fix/Workaround
None.
– SMC_SCRx: With wait states (1 < NWS < 127), 16-bit data bus width, and byte write
– SMC_CSRy: With wait states (1 < NWS < 127), 16-bit data bus width, and byte
access (BAT field set to 0)
select access (BAT field set to 1),
AT91RM9200
677

Related parts for AT91RM9200-QU-002